SLVSFU5B February 2020 – August 2021 DRV8220
PRODUCTION DATA
The PWM interface (IN1/IN2) controls the OUTx pins according to the logic table in Table 8-3 and Table 8-4. In the DSG package, setting the MODE pin logic low selects PWM mode. The coast/Hi-Z state doubles as an automatic sleep mode. After staying in the coast/Hi-Z state for tSLEEP, the device will automatically go into low-power sleep mode (autosleep). The PWM mode is the only interface mode available in the DRL package.
nSLEEP | IN1 | IN2 | OUT1 | OUT2 | DESCRIPTION |
---|---|---|---|---|---|
0 | X | X | Hi-Z | Hi-Z | Low-power sleep mode |
1 | 0 | 0 | Hi-Z | Hi-Z | Coast (H-bridge Hi-Z)/ low-power automatic sleep mode |
1 | 0 | 1 | L | H | Reverse (OUT2 → OUT1) |
1 | 1 | 0 | H | L | Forward (OUT1 → OUT2) |
1 | 1 | 1 | L | L | Brake (low-side slow decay) |
IN1 | IN2 | OUT1 | OUT2 | DESCRIPTION |
---|---|---|---|---|
0 | 0 | Hi-Z | Hi-Z | Coast (H-bridge Hi-Z)/ low-power automatic sleep mode |
0 | 1 | L | H | Reverse (OUT2 → OUT1) |
1 | 0 | H | L | Forward (OUT1 → OUT2) |
1 | 1 | L | L | Brake (low-side slow decay) |