SLVSHB1A March 2023 – November 2024 DRV8329-Q1
PRODUCTION DATA
A 3.3V, 80mA linear regulator is available for use by external circuitry. The output of the LDO is fixed to 3.3V. This regulator can provide the supply voltage for a low-power MCU or other circuitry with low supply current needs. The output of the AVDD regulator should be bypassed near the AVDD pin with a X5R or X7R, 1µF, 6.3V ceramic capacitor routed back to the AGND pin.
The power dissipated in the device by the AVDD linear regulator can be calculated as follows: P = (VPVDD- VAVDD) x IAVDD
For example, at a VPVDD of 24V, drawing 20mA out of AVDD results in a power dissipation as shown in Equation 2.