SLOSE98A December 2022 – September 2023 DRV8461
PRODUCTION DATA
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
tREADY | SPI ready, VM > VRST | 1 | ms | ||
tSCLK | SCLK minimum period | 100 | ns | ||
tSCLKH | SCLK minimum high time | 50 | ns | ||
tSCLKL | SCLK minimum low time | 50 | ns | ||
tSU_SDI | SDI input setup time | 20 | ns | ||
tH_SDI | SDI input hold time | 30 | ns | ||
tD_SDO | SDO output delay time, SCLK high to SDO valid, CL = 20 pF | 30 | ns | ||
tSU_nSCS | nSCS input setup time | 50 | ns | ||
tH_nSCS | nSCS input hold time | 50 | ns | ||
tHI_nSCS | nSCS minimum high time before active low | 2 | µs | ||
tDIS_nSCS | nSCS disable time, nSCS high to SDO high impedance | 10 | ns |