SLOSE98A December 2022 – September 2023 DRV8461
PRODUCTION DATA
All the outputs are disabled (High-Z)
The charge pump is disabled
nFAULT is driven low
Normal operation resumes (motor driver and charge pump) when the VM voltage recovers above the UVLO rising threshold voltage.
When operating with SPI interface, if the voltage on the VM pin falls below the UVLO falling threshold voltage, but is above the VRST or VCC UVLO (shown in Figure 7-39) :
SPI communication is available and the digital core of the device is active
The FAULT and UVLO bits are made 1b
The nFAULT pin is driven low
From this condition, if the VM voltage recovers above the UVLO rising threshold voltage:
nFAULT pin is released (is pulled-up to the external voltage)
The FAULT bit becomes 0b
The UVLO bit remains latched 1b until cleared through the CLR_FLT bit or an nSLEEP reset pulse.
SPI communication is unavailable and the digital core is shutdown
The FAULT and UVLO bits are 0b
The nFAULT pin is high
The digital core comes alive
UVLO bit stays at 0b
The FAULT bit is made 1b
The nFAULT pin is pulled low
When the VM voltage exceeds the VM UVLO rising threshold
FAULT bit becomes 0b
UVLO bit stays at 0b
nFAULT pin is pulled high.