SLOSE98A December 2022 – September 2023 DRV8461
PRODUCTION DATA
If at any time the voltage on the VCC pin falls below the VCCUVLO threshold:
All the outputs are disabled (High-Z)
Charge pump is disabled.
VCC UVLO is not reported on the nFAULT pin. Normal motor-driver operation resumes when the VCC undervoltage condition is removed.
When device operates with SPI interface:
The NPOR bit is reset and latched 0b once VCC goes above the UVLO threshold.
NPOR remains in reset condition until cleared through the CLR_FLT bit or nSLEEP reset pulse.
After power up, NPOR is automatically latched 1b once the CLR_FLT command is issued.
The VCC UVLO scenario is shown in Figure 7-41.