SLOSE98A December 2022 – September 2023 DRV8461
PRODUCTION DATA
The DRV8461 can operate with hardware (H/W) pin interface or SPI. When operating with SPI, the device supports additional features and detailed diagnostics, as shown in Table 7-4.
For the DDW package option, the logic-level MODE pin latches the operating interface information at power up or after nSLEEP cycling -
The functionality of five pins depend on the interface of operation, as shown in Table 7-2 and Table 7-3 -
Pin Number |
H/W interface |
SPI Interface |
---|---|---|
34 |
M0 |
nSCS |
35 |
TOFF |
Reserved |
36 |
DECAY1 |
SDO |
37 |
DECAY0 |
SDI |
38 |
M1 |
SCLK |
Pin Number |
DRV8461SPWPR (SPI) |
DRV8461PWPR (H/W Interface) |
---|---|---|
18 |
nSCS |
M0 |
19 |
VCC |
TOFF |
20 |
SDO |
DECAY1 |
21 |
SDI |
DECAY0 |
22 |
SCLK |
M1 |
Table 7-4 compares the feature set and diagnostic features for the two operating interfaces -
Feature |
H/W interface |
SPI |
---|---|---|
Smart tune |
Yes |
Yes |
Up to 1/256 microstepping |
Yes |
Yes |
Separate logic supply (VCC) |
Yes |
Yes |
nHOME output | Yes | Yes |
nFAULT output | Yes | Yes |
Automatic microstepping |
No |
Yes |
Customizable microstepping |
No |
Yes |
Indexer output |
No |
Yes |
Internal 3.3V reference voltage |
No |
Yes |
Dual STEP active edge |
No |
Yes |
Silent step decay |
No |
Yes |
Auto-torque |
No |
Yes |
Standstill power saving |
No |
Yes |
Spread spectrum |
No |
Yes |
Protection features |
||
VM and VCP UVLO |
Yes |
Yes |
VCC Power on Reset |
Yes |
Yes |
Overcurrent Protection |
Yes |
Yes |
Open-load detection |
Yes |
Yes |
Thermal shutdown |
Yes |
Yes |
Stall detection |
No |
Yes |
Overtemperature warning |
No |
Yes |