SLVSDX8B March 2017 – December 2018 DRV8702D-Q1 , DRV8703D-Q1
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
VDS control is shown in Figure 51 and described in Table 21.
Return to Summary Table.
Read and write
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SO_LIM | VDS | RESERVED | DIS_H_VDS | DIS_L_VDS | |||
R/W-0b | R/W-111b | R-00b | R/W-0b | R/W-0b |
Bit | Field | Type | Default | Description |
---|---|---|---|---|
7 | SO_LIM | R/W | 0b |
0b = Default operation 1b = SO output is voltage-limited to 3.6 V |
6-4 | VDS | R/W | 111b |
Sets the VDS(OCP) monitor for each FET 000b = 0.06 V 001b = 0.145 V 010b = 0.17 V 011b = 0.2 V 100b = 0.12 V 101b = 0.24 V 110b = 0.48 V 111b = 0.96 V |
3-2 | RESERVED | R | 00b |
Reserved |
1 | DIS_H_VDS | R/W | 0b |
Disables the VDS monitor on the high-side FET of half-bridge (enabled by default) |
0 | DIS_L_VDS | R/W | 0b |
Disables the VDS monitor on the low-side FET of half-bridge (enabled by default) |