SLVSE65C July 2018 – December 2023 DRV8847
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
After an OCP event in this mode, the corresponding half-bridges, full-bridge, or both bridges (depending on the MODE bits) are disabled and the nFAULT pin is driven low (see Table 7-13 and Table 7-14). The OCP and corresponding OCPx bits are latched high in the I2C registers (see the Section 7.6 section). Normal operation resumes automatically (motor driver operation and the nFAULT pin is released) after the tRETRY time elapses as shown in Figure 7-18. The OCP and OCPx bits remain latched until the tRETRY period expires.