SLVSE65C July 2018 – December 2023 DRV8847
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 7-15 lists the memory-mapped I2c registers for the DRV8847 device. The I2C registers are used to configure the DRV8847S device and for device diagnostics.
Do not modify reserved registers or addresses not listed in the register map (Table 7-15). Writing to these registers may have unintended effects. For all reserved bits, the default value is 0b.
Address | Acronym | Register Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Access | Section |
---|---|---|---|---|---|---|---|---|---|---|---|---|
0x00 | SLAVE_ADDR | Slave Address | RSVD | SLAVE_ADDR | RW | |||||||
0x01 | IC1_CON | IC1 Control | TRQ | IN4 | IN3 | IN2 | IN1 | I2CBC | MODE | RW | Go | |
0x02 | IC2_CON | IC2 Control | CLRFLT | DISFLT | RSVD | DECAY | OCPR | OLDOD | OLDFD | OLDBO | RW | Go |
0x03 | SLR_STATUS1 | Slew Rate and Fault Status-1 | RSVD | SLR | RSVD | nFAULT | OCP | OLD | TSDF | UVLOF | RW | Go |
0x04 | STATUS2 | Fault Status-2 | OLD4 | OLD3 | OLD2 | OLD1 | OCP4 | OCP3 | OCP2 | OCP1 | R | Go |
Complex bit access types are encoded to fit into small table cells. Table 7-16 shows the codes that are used for access types in this section.
Access Type | Code | Description |
---|---|---|
Read Type | ||
R | R | Read |
Write Type | ||
W | W | Write |
Reset or Default Value | ||
-n | Value after reset or the default value |