SLVSDY7B October 2017 – January 2021 DRV8873-Q1
PRODUCTION DATA
If at any time the voltage on the VCP pin falls below the VVCP(UV) voltage for the charge pump, all the outputs (OUTx) are disabled, and the nFAULT pin is driven low. The charge pump remains active during this condition. The FAULT and CPUV bits are latched high in the SPI registers. Normal operation resumes (motor-driver operation and nFAULT released) when the VCP undervoltage condition is removed. The CPUV bit remains set until it is cleared through the CLR_FLT bit or an nSLEEP reset pulse. This protection feature can be disabled by setting the DIS_CPUV bit high.