SLVSEC9C September 2019 – February 2020 DRV8904-Q1 , DRV8906-Q1 , DRV8908-Q1 , DRV8910-Q1 , DRV8912-Q1
PRODUCTION DATA.
The configuration register is shown in Figure 112 and described in Table 62.
Register access type: Read/Write
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
POLD_EN | IC_ID | OCP_REP | OTW_REP | EXT_OVP | CLR_FLT | ||
R/W-0b | R-Xb | R-Xb | R-Xb | R/W-0b | R/W-0b | R/W-0b | R/W-0b |
Bit | Field | Type | Default | Description |
---|---|---|---|---|
7 | POLD_EN | R/W | 0b |
0b = Passive OLD is disabled 1b = Passive OLD is enabled |
6-4 | IC_ID | R | XXXb |
000b = Device connected is DRV8912-Q1 (12 Channel Device) 001b = Device connected is DRV8910-Q1 (10 Channel Device) 010b = Device connected is DRV8908-Q1 (8 Channel Device) 011b = Device connected is DRV8906-Q1 (6 Channel Device) 100b = Device connected is DRV8904-Q1 (4 Channel Device) 101b = Reserved 110b = Reserved 111b = Reserved |
3 | OCP_REP | R/W | 0b |
0b = Overcurrent condition is reported in nFAULT pin 1b = Overcurrent condition warning is not reported on the nFAULT pin |
2 | OTW_REP | R/W | 0b |
0b = Overtemperature warning is not reported in nFAULT pin 1b = Overtemperature warning is reported on the nFAULT pin |
1 | EXT_OVP | R/W | 0b |
0b = Overvoltage protection threshold is at 21 V 1b = Overvoltage protection threshold is at 33 V |
0 | CLR_FLT | R/W | 0b |
0b = Faults not cleared 1b = Clear all faults |
NOTE
CLR_FLT bit is an auto-clear bit and will always read 0b.