SLVSEC9C September 2019 – February 2020 DRV8904-Q1 , DRV8906-Q1 , DRV8908-Q1 , DRV8910-Q1 , DRV8912-Q1
PRODUCTION DATA.
The operation control 1 register is shown in Figure 113 and described in Table 63.
Register access type: Read/Write
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
HB4_HS_EN | HB4_LS_EN | HB3_HS_EN | HB3_LS_EN | HB2_HS_EN | HB2_LS_EN | HB1_HS_EN | HB1_LS_EN |
R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b |
Bit | Field | Type | Default | Description |
---|---|---|---|---|
7 | HB4_HS_EN | R/W | 0b |
0b = Half-bridge 4 high-side switch is disabled 1b = Half-bridge 4 high-side switch is enabled |
6 | HB4_LS_EN | R/W | 0b |
0b = Half-bridge 4 low-side switch is disabled 1b = Half-bridge 4 low-side switch is enabled |
5 | HB3_HS_EN | R/W | 0b |
0b = Half-bridge 3 high-side switch is disabled 1b = Half-bridge 3 high-side switch is enabled |
4 | HB3_LS_EN | R/W | 0b |
0b = Half-bridge 3 low-side switch is disabled 1b = Half-bridge 3 low-side switch is enabled |
3 | HB2_HS_EN | R/W | 0b |
0b = Half-bridge 2 high-side switch is disabled 1b = Half-bridge 2 high-side switch is enabled |
2 | HB2_LS_EN | R/W | 0b |
0b = Half-bridge 2 low-side switch is disabled 1b = Half-bridge 2 low-side switch is enabled |
1 | HB1_HS_EN | R/W | 0b |
0b = Half-bridge 1 high-side switch is disabled 1b = Half-bridge 1 high-side switch is enabled |
0 | HB1_LS_EN | R/W | 0b |
0b = Half-bridge 1 low-side switch is disabled 1b = Half-bridge 1 low-side switch is enabled |