SNLS398H January 2012 – February 2018 DS125DF410
PRODUCTION DATA.
Register 0x2f, bits 7:4, Registers 0x60, 0x61, 0x62, 0x63, and 0x64
The DS125DF410 is part of a family of retimer devices differentiated by different VCO frequency ranges. Each device in the retimer family is designed for operation in specific frequency bands and with specific data rate standards.
The DS125DF410 is designed to lock rapidly to any valid signal present at its inputs. It is also designed to detect incorrect lock conditions which can arise when the input data signals are strongly periodic. This condition is referred to as “false lock”. The DS125DF410 discriminates against false lock by using its 25 MHz reference to ensure that the VCO frequency resulting from its internal phase-locking process is correct.
To determine the correct VCO frequency, the digital circuitry in the DS125DF410 requires some user-supplied information about the expected data rate or data rates. This information is provided by writing several device registers using the SMBus.