SNLS643C March 2019 – April 2024 DS90UB953A-Q1
PRODUCTION DATA
When enabled as an output, each DS90UB953A-Q1 GPIO pin can be programed to output remote data coming from the compatible deserializer using the LOCAL_GPIO_DATA register (0x0D). The maximum signal frequency that can be received over the FPD-Link III back channel is dependent on the DS90UB953A-Q1 clocking mode as shown in Table 6-7.
DS90UB953A-Q1 CLOCKING MODE | BACK CHANNEL RATE (Mbps) | SAMPLING FREQUENCY (kHz) | MAXIMUM RECOMMENDED BACK CHANNEL GPIO FREQUENCY (kHz) | TYPICAL LATENCY (µs) | TYPICAL JITTER (µs) |
---|---|---|---|---|---|
Synchronous Mode | 50 | 1670 | 416 | 1.5 | 0.7 |
Non-Synchronous Modes | 10 | 334 | 83.5 | 3.2 | 3 |
DVP Mode | 2.5 | 83.5 | 20 | 12.2 | 12 |