SNLS500A July 2016 – January 2024 DS90UB964-Q1
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | PIN OR FREQUENCY | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|---|
LVCMOS I/O | |||||||
tCLH | LVCMOS Low-to-High Transition Time | VDDIO: 1.71 V to 1.89 V OR VDDIO: 3.0 V to 3.6 V CL = 8 pF (lumped load) Default Registers (Figure 5-1) |
GPIO[7:0] | 2.5 | ns | ||
tCHL | LVCMOS High-to-Low Transition Time | GPIO[7:0] | 2.5 | ns | |||
FPD-LINK III RECEIVER INPUT | |||||||
tDDLT | Deserializer Data Lock Time | With Adaptive Equalization (Figure 5-3) | RIN0±, RIN1±, RIN2±, RIN3± |
15 | 22 | ms | |
tIJIT | Input Jitter | Jitter Frequency > FPD3_PCLK(1) / 15 | 0.4 | UI |