SBOS318B April 2019 – July 2021 INA186
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
INPUT | |||||||
CMRR | Common-mode rejection ratio | VSENSE = 0 mV, VIN+ = –0.1 V to 40 V, TA = –40°C to +125°C | 120 | 150 | dB | ||
VOS | Offset voltage, RTI(1) | VS = 1.8 V, VSENSE = 0 mV | –3 | ±50 | µV | ||
dVOS/dT | Offset drift, RTI | VSENSE = 0 mV, TA = –40°C to +125°C | 0.05 | 0.5 | µV/°C | ||
PSRR | Power-supply rejection ratio, RTI | VSENSE = 0 mV, VS = 1.7 V to 5.5 V | –1 | ±10 | µV/V | ||
IIB | Input bias current | VSENSE = 0 mV | 0.5 | 3 | nA | ||
IIO | Input offset current | VSENSE = 0 mV | ±0.07 | nA | |||
OUTPUT | |||||||
G | Gain | A1 devices | 25 | V/V | |||
A2 devices | 50 | ||||||
A3 devices | 100 | ||||||
A4 devices | 200 | ||||||
A5 devices | 500 | ||||||
EG | Gain error | VOUT = 0.1 V to VS – 0.1 V | –0.04% | ±1% | |||
Gain error drift | TA = –40°C to +125°C | 2 | 10 | ppm/°C | |||
Nonlinearity error | VOUT = 0.1 V to VS – 0.1 V | ±0.01% | |||||
RVRR | Reference voltage rejection ratio |
VREF = 100 mV to VS – 100 mV, TA = –40°C to +125°C |
±2 | ±10 | µV/V | ||
Maximum capacitive load | No sustained oscillation | 1 | nF | ||||
VOLTAGE OUTPUT | |||||||
VSP | Swing to VS power-supply rail | VS = 1.8 V, RL = 10 kΩ to GND, TA = –40°C to +125°C | (VS) – 20 | (VS) – 40 | mV | ||
VSN | Swing to GND | VS = 1.8 V, RL = 10 kΩ to GND, TA = –40°C to +125°C, VSENSE = –10 mV, VREF = 0 V |
(VGND) + 0.05 | (VGND) + 1 | mV | ||
VZL | Zero current output voltage | VS = 1.8 V, RL = 10 kΩ to GND, TA = –40°C to +125°C, VSENSE = 0 mV, VREF = 0 V |
(VGND) + 2 | (VGND) + 10 | mV | ||
FREQUENCY RESPONSE | |||||||
BW | Bandwidth | A1 devices, CLOAD = 10 pF | 45 | kHz | |||
A2 devices, CLOAD = 10 pF | 37 | ||||||
A3 devices, CLOAD = 10 pF | 35 | ||||||
A4 devices, CLOAD = 10 pF | 33 | ||||||
A5 devices, CLOAD = 10 pF | 27 | ||||||
SR | Slew rate | VS = 5.0 V, VOUT = 0.5 V to 4.5 V | 0.3 | V/µs | |||
tS | Settling time | From current step to within 1% of final value | 30 | µs | |||
NOISE, RTI(1) | |||||||
Voltage noise density | 75 | nV/√Hz | |||||
ENABLE | |||||||
IEN | Leakage input current | 0 V ≤ VENABLE ≤ VS | 1 | 100 | nA | ||
VIH | High-level input voltage | DDF Package | 0.7 × VS | 6 | V | ||
VIL | Low-level input voltage | 0 | 0.3 × VS | V | |||
VHYS | Hysteresis | 300 | mV | ||||
VIH | High-level input voltage | YFD package | 1.35 | 5.5 | V | ||
VIL | Low-level input voltage | 0 | 0.4 | V | |||
VHYS | Hysteresis | 100 | mV | ||||
IODIS | Output leakage disabled | VS = 5.0 V, VOUT = 0 V to 5.0 V, VENABLE = 0 V | 1 | 5 | µA | ||
POWER SUPPLY | |||||||
IQ | Quiescent current | VS = 1.8 V, VSENSE = 0 mV | 48 | 65 | µA | ||
VS = 1.8 V, VSENSE = 0 mV, TA = –40°C to +125°C | 90 | µA | |||||
IQDIS | Quiescent current disabled | VENABLE = 0 V, VSENSE = 0 mV | 10 | 100 | nA |