SBOS781E March   2016  – May 2021 INA199-Q1

PRODUCTION DATA  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Device Comparison
  6. Pin Configuration and Functions
  7. Specifications
    1. 7.1 Absolute Maximum Ratings
    2. 7.2 ESD Ratings
    3. 7.3 Recommended Operating Conditions
    4. 7.4 Thermal Information
    5. 7.5 Electrical Characteristics
    6. 7.6 Typical Characteristics
  8. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 Zero-Drift Offset
      2. 8.3.2 Accuracy
      3. 8.3.3 Choice of Gain Options
    4. 8.4 Device Functional Modes
  9. Application and Implementation
    1. 9.1 Application Information
      1. 9.1.1 Basic Connections
      2. 9.1.2 Input Filtering
      3. 9.1.3 Shutting Down the INA199-Q1
      4. 9.1.4 REF Input Impedance Effects
      5. 9.1.5 Using the INA199-Q1 With Common-Mode Transients Above 26 V
    2. 9.2 Typical Applications
      1. 9.2.1 Unidirectional Operation
        1. 9.2.1.1 Design Requirements
        2. 9.2.1.2 Detailed Design Procedure
        3. 9.2.1.3 Application Curve
      2. 9.2.2 Bidirectional Operation
        1. 9.2.2.1 Design Requirements
        2. 9.2.2.2 Detailed Design Procedure
        3. 9.2.2.3 Application Curve
  10. 10Power Supply Recommendations
  11. 11Layout
    1. 11.1 Layout Guidelines
    2. 11.2 Layout Example
  12. 12Device and Documentation Support
    1. 12.1 Documentation Support
      1. 12.1.1 Related Documentation
    2. 12.2 Receiving Notification of Documentation Updates
    3. 12.3 Support Resources
    4. 12.4 Trademarks
    5. 12.5 Electrostatic Discharge Caution
    6. 12.6 Glossary
  13. 13Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Input Filtering

An obvious and straightforward filtering location is at the device output. However, this location negates the advantage of the low output impedance of the internal buffer. The only other filtering option is at the device input pins. This location, though, does require consideration of the ±30% tolerance of the internal resistances. Figure 9-2 shows a filter placed at the inputs pins.

GUID-F54493E5-A0B7-47E6-A36C-A65E3CC56778-low.gifFigure 9-2 Filter at Input Pins

The addition of external series resistance, however, creates an additional error in the measurement so the value of these series resistors must be 10 Ω (or less if possible) to reduce any affect to accuracy. The internal bias network shown in Figure 9-2 present at the input pins creates a mismatch in input bias currents when a differential voltage is applied between the input pins. If additional external series filter resistors are added to the circuit, the mismatch in bias currents results in a mismatch of voltage drops across the filter resistors. This mismatch creates a differential error voltage that subtracts from the voltage developed at the shunt resistor. This error results in a voltage at the device input pins that is different than the voltage developed across the shunt resistor. Without the additional series resistance, the mismatch in input bias currents has little effect on device operation. The amount of error these external filter resistor add to the measurement can be calculated using Equation 1, where the gain error factor is calculated using Equation 2.

Equation 1. GUID-04E63797-697D-49B9-9FB1-56C74A65116D-low.gif
Equation 2. GUID-6777A3EC-F988-4888-8E5B-C6C84FD3CA65-low.gif

where:

  • RINT is the internal input resistor (R3 and R4) and
  • RS is the external series resistance

The amount of variance in the differential voltage present at the device input relative to the voltage developed at the shunt resistor is based on both the external series resistance value and the internal input resistors, R3 and R4 (or RINT, as shown in Figure 9-2). The reduction of the shunt voltage reaching the device input pins appears as a gain error when comparing the output voltage relative to the voltage across the shunt resistor. A factor can be calculated to determine the amount of gain error that is introduced by the addition of external series resistance. The equation used to calculate the expected deviation from the shunt voltage to what is measured at the device input pins is given in Equation 2.

With the adjustment factor equation including the device internal input resistance, this factor varies with each gain version, as listed in Table 9-1. Each individual device gain error factor is listed in Table 9-2.

Table 9-1 Input Resistance
PRODUCTGAIN (V/V)RINT (kΩ)
INA199B1-Q15020
INA199C1-Q1
INA199B2-Q110010
INA199C2-Q1
INA199B3-Q12005
INA199C3-Q1
Table 9-2 Device Gain Error Factor
PRODUCTSIMPLIFIED GAIN ERROR FACTOR
INA199B1-Q1 GUID-51B312F5-92C0-4985-9FFD-E598AB4BB992-low.gif
INA199C1-Q1
INA199B2-Q1 GUID-40492830-AC0E-4E40-B5D1-EB0A6E57AD84-low.gif
INA199C2-Q1
INA199B3-Q1 GUID-A9607FD5-0A06-4A4D-9E6E-E9150F72E566-low.gif
INA199C3-Q1

The gain error that can be expected from the addition of the external series resistors can then be calculated based on Equation 1.

For example, when using an INA199B2-Q1 and the corresponding gain error equation from Table 9-2, a series resistance of 10-Ω results in a gain error factor of 0.991. The corresponding gain error is then calculated using Equation 1, resulting in a gain error of approximately 0.89% solely because of the external 10-Ω series resistors. Using an INA199B1-Q1 with the same 10-Ω series resistor results in a gain error factor of 0.991 and a gain error of 0.84% again solely because of these external resistors.