SBOS781E March 2016 – May 2021 INA199-Q1
PRODUCTION DATA
An obvious and straightforward filtering location is at the device output. However, this location negates the advantage of the low output impedance of the internal buffer. The only other filtering option is at the device input pins. This location, though, does require consideration of the ±30% tolerance of the internal resistances. Figure 9-2 shows a filter placed at the inputs pins.
The addition of external series resistance, however, creates an additional error in the measurement so the value of these series resistors must be 10 Ω (or less if possible) to reduce any affect to accuracy. The internal bias network shown in Figure 9-2 present at the input pins creates a mismatch in input bias currents when a differential voltage is applied between the input pins. If additional external series filter resistors are added to the circuit, the mismatch in bias currents results in a mismatch of voltage drops across the filter resistors. This mismatch creates a differential error voltage that subtracts from the voltage developed at the shunt resistor. This error results in a voltage at the device input pins that is different than the voltage developed across the shunt resistor. Without the additional series resistance, the mismatch in input bias currents has little effect on device operation. The amount of error these external filter resistor add to the measurement can be calculated using Equation 1, where the gain error factor is calculated using Equation 2.
where:
The amount of variance in the differential voltage present at the device input relative to the voltage developed at the shunt resistor is based on both the external series resistance value and the internal input resistors, R3 and R4 (or RINT, as shown in Figure 9-2). The reduction of the shunt voltage reaching the device input pins appears as a gain error when comparing the output voltage relative to the voltage across the shunt resistor. A factor can be calculated to determine the amount of gain error that is introduced by the addition of external series resistance. The equation used to calculate the expected deviation from the shunt voltage to what is measured at the device input pins is given in Equation 2.
With the adjustment factor equation including the device internal input resistance, this factor varies with each gain version, as listed in Table 9-1. Each individual device gain error factor is listed in Table 9-2.
PRODUCT | GAIN (V/V) | RINT (kΩ) |
---|---|---|
INA199B1-Q1 | 50 | 20 |
INA199C1-Q1 | ||
INA199B2-Q1 | 100 | 10 |
INA199C2-Q1 | ||
INA199B3-Q1 | 200 | 5 |
INA199C3-Q1 |
PRODUCT | SIMPLIFIED GAIN ERROR FACTOR |
---|---|
INA199B1-Q1 | |
INA199C1-Q1 | |
INA199B2-Q1 | |
INA199C2-Q1 | |
INA199B3-Q1 | |
INA199C3-Q1 |
The gain error that can be expected from the addition of the external series resistors can then be calculated based on Equation 1.
For example, when using an INA199B2-Q1 and the corresponding gain error equation from Table 9-2, a series resistance of 10-Ω results in a gain error factor of 0.991. The corresponding gain error is then calculated using Equation 1, resulting in a gain error of approximately 0.89% solely because of the external 10-Ω series resistors. Using an INA199B1-Q1 with the same 10-Ω series resistor results in a gain error factor of 0.991 and a gain error of 0.84% again solely because of these external resistors.