SBOS776C March 2016 – March 2021 INA3221-Q1
PRODUCTION DATA
This register contains the value used to determine if any of the bus-voltage channels drops below the power-valid lower-limit when the power-valid conditions are met. This limit contains the value used to compare all bus-channel readings to make sure that all channels remain above the power-valid lower-limit, thus maintaining the power-valid condition. If any bus-voltage channel drops below the power-valid lower-limit, the PV alert pin pulls low to indicate that the INA3221-Q1 detects a bus voltage reading below the power-valid lower-limit. In order for the power-valid condition to be monitored, the bus measurements must be enabled through the mode (MODE3-1) bits set in the Configuration register. The power-valid lower-limit LSB value is 8 mV. Power-on reset value is 2328h = 9.000 V.
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SIGN | PVL11 | PVL10 | PVL9 | PVL8 | PVL7 | PVL6 | PVL5 | PVL4 | PVL3 | PVL2 | PVL1 | PVL0 | — | — | — |
RW-0 | RW-0 | RW-1 | RW-0 | RW-0 | RW-0 | RW-1 | RW-1 | RW-0 | RW-0 | RW-1 | RW-0 | RW-1 | RW-0 | RW-0 | RW-0 |
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15 | SIGN | R/W | 0h | Sign bit. 0 = positive number 1 = negative number in twos complement format |
14-3 | PVL11-0 | R/W | 465h | Power-valid lower-limit data bits |
2-0 | Reserved | R/W | 0h | Reserved |