SLLSF22H April 2018 – June 2024 ISO1410 , ISO1412 , ISO1430 , ISO1432 , ISO1450 , ISO1452
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
---|---|---|---|---|---|
DRIVER ENABLED, RECEIVER DISABLED | |||||
Logic-side supply current | VD = VCC1, VCC1 = 5 V ± 10% | 2.6 | 4.4 | mA | |
Logic-side supply current | VD = VCC1, VCC1 = 3.3 V ± 10% | 2.6 | 4.4 | mA | |
Logic-side supply current | ISO141x, D = 500-kbps square wave with 50% duty cycle, VCC1 = 5 V ± 10% | 3.2 | 5.1 | mA | |
Logic-side supply current | ISO141x, D = 500-kbps square wave with 50% duty cycle, VCC1 = 3.3 V ± 10% | 3.2 | 5.1 | mA | |
Logic-side supply current | ISO143x, D = 12-Mbps square wave with 50% duty cycle, VCC1 = 5 V ± 10% | 3.2 | 5.1 | mA | |
Logic-side supply current | ISO143x, D = 12-Mbps square wave with 50% duty cycle, VCC1 = 3.3 V ± 10% | 3.2 | 5.1 | mA | |
Logic-side supply current | ISO145x, D = 50-Mbps square wave with 50% duty cycle, VCC1 = 5 V ± 10% | 3.6 | 5.3 | mA | |
Logic-side supply current | ISO145x, D = 50-Mbps square wave with 50% duty cycle, VCC1 = 3.3 V ± 10% | 3.4 | 5.2 | mA | |
DRIVER ENABLED, RECEIVER ENABLED | |||||
Logic-side supply current | VRE = VGND1, loopback if full-duplex device, VD = VCC1, VCC1 = 5 V ± 10% | 2.6 | 4.4 | mA | |
Logic-side supply current | VRE = VGND1, loopback if full-duplex device, VD = VCC1, VCC1 = 3.3 V ± 10% | 2.6 | 4.4 | mA | |
Logic-side supply current | ISO141x, VRE = VGND1, loopback if full-duplex device, D = 500-kbps square wave with 50% duty cycle, VCC1 = 5 V ± 10%, CL(R)(1) = 15 pF | 3.3 | 5.1 | mA | |
Logic-side supply current | ISO141x, VRE = VGND1, loopback if full-duplex device, D = 500-kbps square wave with 50% duty cycle, VCC1 = 3.3 V ± 10%, CL(R)(1) = 15 pF | 3.2 | 5.1 | mA | |
Logic-side supply current | ISO143x, VRE = VGND1, loopback if full-duplex device, D = 12-Mbps square wave with 50% duty cycle, VCC1 = 5 V ± 10%, CL(R)(1) = 15 pF | 4.1 | 6 | mA | |
Logic-side supply current | ISO143x, VRE = VGND1, loopback if full-duplex device, D= 12-Mbps square wave with 50% duty cycle, VCC1 = 3.3 V ± 10%, CL(R)(1) = 15 pF | 3.8 | 5.7 | mA | |
Logic-side supply current | ISO145x, VRE = VGND1, loopback if full-duplex device, D = 50-Mbps square wave with 50% duty cycle, VCC1 = 5 V ± 10%, CL(R)(1) = 15 pF | 6.3 | 8.9 | mA | |
Logic-side supply current | ISO145x, VRE = VGND1, loopback if full-duplex device, D= 50-Mbps square wave with 50% duty cycle, VCC1 = 3.3 V ± 10%, CL(R)(1) = 15 pF | 5.3 | 7.8 | mA | |
DRIVER DISABLED, RECEIVER ENABLED | |||||
Logic-side supply current | V(A-B) ≥ 200 mV, VD = VCC1, VCC1 = 5 V ± 10% | 1.6 | 3.1 | mA | |
Logic-side supply current | V(A-B) ≥ 200 mV, VD = VCC1, VCC1 = 3.3 V ± 10% | 1.6 | 3.1 | mA | |
Logic-side supply current | ISO141x, (A-B) = 500-kbps square wave with 50% duty cycle, VD = VCC1, VCC1 = 5 V ± 10%, CL(R)(1) = 15 pF | 1.7 | 3.1 | mA | |
Logic-side supply current | ISO141x, (A-B) = 500-kbps square wave with 50% duty cycle, VD = VCC1, VCC1 = 3.3 V ± 10%, CL(R)(1) = 15 pF | 1.6 | 3.1 | mA | |
Logic-side supply current | ISO143x, (A-B) = 12-Mbps square wave with 50% duty cycle, VD = VCC1, VCC1 = 5 V ± 10%, CL(R)(1) = 15 pF | 2.6 | 4 | mA | |
Logic-side supply current | ISO143x, (A-B) = 12-Mbps square wave with 50% duty cycle, VD = VCC1, VCC1 = 3.3 V ± 10%, CL(R)(1) = 15 pF | 2.2 | 3.7 | mA | |
Logic-side supply current | ISO145x, (A-B) = 50-Mbps square wave with 50% duty cycle, VD = VCC1, VCC1 = 5 V ± 10%, CL(R)(1) = 15 pF | 4.7 | 6.7 | mA | |
Logic-side supply current | ISO145x, (A-B) = 50-Mbps square wave with 50% duty cycle, VD = VCC1, VCC1 = 3.3 V ± 10%, CL(R)(1) = 15 pF | 3.7 | 5.7 | mA | |
DRIVER DISABLED, RECEIVER DISABLED | |||||
Logic-side supply current | VDE = VGND1, VD = VCC1, VCC1 = 5 V ± 10% | 1.6 | 3.1 | mA | |
Logic-side supply current | VDE = VGND1, VD = VCC1, VCC1 = 3.3 V ± 10% | 1.6 | 3.1 | mA |