SLLSFO3A December   2021  – February 2023 ISO6760L

PRODUCTION DATA  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1  Absolute Maximum Ratings
    2. 6.2  ESD Ratings
    3. 6.3  Recommended Operating Conditions
    4. 6.4  Thermal Information
    5. 6.5  Power Ratings
    6. 6.6  Insulation Specifications
    7. 6.7  Safety-Related Certifications
    8. 6.8  Safety Limiting Values
    9. 6.9  Electrical Characteristics—5-V Supply
    10. 6.10 Supply Current Characteristics—5-V Supply
    11. 6.11 Electrical Characteristics—3.3-V Supply
    12. 6.12 Supply Current Characteristics—3.3-V Supply
    13. 6.13 Electrical Characteristics—2.5-V Supply 
    14. 6.14 Supply Current Characteristics—2.5-V Supply
    15. 6.15 Electrical Characteristics—1.8-V Supply
    16. 6.16 Supply Current Characteristics—1.8-V Supply
    17. 6.17 Switching Characteristics—5-V Supply
    18. 6.18 Switching Characteristics—3.3-V Supply
    19. 6.19 Switching Characteristics—2.5-V Supply
    20. 6.20 Switching Characteristics—1.8-V Supply
    21. 6.21 Insulation Characteristics Curves
    22. 6.22 Typical Characteristics
  7. Parameter Measurement Information
  8. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 Electromagnetic Compatibility (EMC) Considerations
      2. 8.3.2 Interlock Capability
    4. 8.4 Device Functional Modes
      1. 8.4.1 Device I/O Schematics
  9. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Application
      1. 9.2.1 Design Requirements
      2. 9.2.2 Detailed Design Procedure
      3. 9.2.3 Application Curve
  10. 10 Insulation Lifetime
  11. 11Power Supply Recommendations
  12. 12Layout
    1. 12.1 Layout Guidelines
      1. 12.1.1 PCB Material
    2. 12.2 Layout Example
  13. 13Device and Documentation Support
    1. 13.1 Documentation Support
      1. 13.1.1 Related Documentation
    2. 13.2 Receiving Notification of Documentation Updates
    3. 13.3 Support Resources
    4. 13.4 Trademarks
    5. 13.5 Electrostatic Discharge Caution
    6. 13.6 Glossary
  14. 14Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Interlock Capability

The ISO6760L family incorporates a series of logic gates to protect adjacent channel pairings from both registering high simultaneously. When paired with an IPM, this interlock circuitry provides protection proventing shoot through current to both the high-side and low-side switch of the module. This design, shown in ISO6760L Channel Pairing Block Diagram of Interlock, is used to make sure that when one of the channel pairings is logic high, the other channel will output logic low. ISO6760L Device Truth Table provides the logic output state to the corresponding input state for ISO6760L and ISO6760LN (Inverted) Device Truth Table provides the logic output state to the corresponding input state for ISO6760LN (inverted output version).

Figure 8-3 ISO6760L Channel Pairing Block Diagram of Interlock

ISO6760L Device Truth Table

INx_H

INx_L

OUTx_H

OUTx_L

High Low High Low
Low High Low High
High High Low Low
Low Low Low Low
Floating Floating Low Low
Table 8-2 ISO6760LN (Inverted) Device Truth Table

INx_H

INx_L

OUTx_H

OUTx_L

High Low Low High
Low High High Low
High High Low Low
Low Low Low Low
Floating Floating Low Low