SWRS298A
December 2022 – March 2024
IWRL6432
PRODUCTION DATA
1
1
Features
2
Applications
3
Description
4
Functional Block Diagram
5
Device Comparison
5.1
Related Products
6
Terminal Configurations and Functions
6.1
Pin Diagrams
6.2
Signal Descriptions
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings
7.3
Power-On Hours (POH)
7.4
Recommended Operating Conditions
7.5
VPP Specifications for One-Time Programmable (OTP) eFuses
7.5.1
Recommended Operating Conditions for OTP eFuse Programming
7.5.2
Hardware Requirements
7.5.3
Impact to Your Hardware Warranty
7.6
Power Supply Specifications
7.6.1
Power Optimized 3.3V I/O Topology
7.6.2
BOM Optimized 3.3V I/O Topology
7.6.3
Power Optimized 1.8V I/O Topology
7.6.4
BOM Optimized 1.8V I/O Topology
7.6.5
System Topologies
7.6.5.1
Power Topologies
7.6.5.1.1
BOM Optimized Mode
7.6.5.1.2
Power Optimized Mode
7.6.6
Internal LDO output decoupling capacitor and layout conditions for BOM optimized topology
7.6.6.1
Single-capacitor rail
7.6.6.1.1
1.2V Digital LDO
7.6.6.2
Two-capacitor rail
7.6.6.2.1
1.2V RF LDO
7.6.6.2.2
1.2V SRAM LDO
7.6.6.2.3
1.0V RF LDO
7.6.7
Noise and Ripple Specifications
7.7
Power Save Modes
7.7.1
Typical Power Consumption Numbers
7.8
Peak Current Requirement per Voltage Rail
7.9
RF Specification
7.10
Supported DFE Features
7.11
CPU Specifications
7.12
Thermal Resistance Characteristics
7.13
Timing and Switching Characteristics
7.13.1
Power Supply Sequencing and Reset Timing
7.13.2
Synchronized Frame Triggering
7.13.3
Input Clocks and Oscillators
7.13.3.1
Clock Specifications
7.13.4
MultiChannel buffered / Standard Serial Peripheral Interface (McSPI)
7.13.4.1
McSPI Features
7.13.4.2
SPI Timing Conditions
7.13.4.3
SPI—Controller Mode
7.13.4.3.1
Timing and Switching Requirements for SPI - Controller Mode
7.13.4.3.2
Timing and Switching Characteristics for SPI Output Timings—Controller Mode
7.13.4.4
SPI—Peripheral Mode
7.13.4.4.1
Timing and Switching Requirements for SPI - Peripheral Mode
7.13.4.4.2
Timing and Switching Characteristics for SPI Output Timings—Secondary Mode
7.13.5
RDIF Interface Configuration
7.13.5.1
RDIF Interface Timings
7.13.5.2
RDIF Data Format
7.13.6
General-Purpose Input/Output
7.13.6.1
Switching Characteristics for Output Timing versus Load Capacitance (CL)
7.13.7
Controller Area Network - Flexible Data-rate (CAN-FD)
7.13.7.1
Dynamic Characteristics for the CANx TX and RX Pins
7.13.8
Serial Communication Interface (SCI)
7.13.8.1
SCI Timing Requirements
7.13.9
Inter-Integrated Circuit Interface (I2C)
7.13.9.1
I2C Timing Requirements
7.13.10
Quad Serial Peripheral Interface (QSPI)
7.13.10.1
QSPI Timing Conditions
7.13.10.2
Timing Requirements for QSPI Input (Read) Timings
7.13.10.3
QSPI Switching Characteristics
7.13.11
JTAG Interface
7.13.11.1
JTAG Timing Conditions
7.13.11.2
Timing Requirements for IEEE 1149.1 JTAG
7.13.11.3
Switching Characteristics Over Recommended Operating Conditions for IEEE 1149.1 JTAG
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Subsystems
8.3.1
RF and Analog Subsystem
8.3.2
Clock Subsystem
8.3.3
Transmit Subsystem
8.3.4
Receive Subsystem
8.3.5
Processor Subsystem
8.3.6
Host Interface
8.3.7
Application Subsystem Cortex-M4F
8.3.8
Hardware Accelerator (HWA1.2) Features
8.3.8.1
Hardware Accelerator Feature Differences Between HWA1.1 and HWA1.2
8.4
Other Subsystems
8.4.1
GPADC Channels (Service) for User Application
8.4.2
GPADC Parameters
8.5
Memory Partitioning Options
8.6
Boot Modes
9
Monitoring and Diagnostics
10
Applications, Implementation, and Layout
10.1
Application Information
10.2
Reference Schematic
11
Device and Documentation Support
11.1
Device Nomenclature
11.2
Tools and Software
11.3
Documentation Support
11.4
Support Resources
11.5
Trademarks
11.6
Electrostatic Discharge Caution
11.7
Glossary
12
Revision History
13
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
AMF|102
Thermal pad, mechanical data (Package|Pins)
Orderable Information
swrs298a_oa
swrs298a_pm
1
Features
FMCW Transceiver
Integrated PLL, transmitter, receiver, baseband and ADC
57GHz - 64GHz coverage with 7GHz continuous bandwidth
3 receive channels and 2 transmit channels
Range typically up to 25m
11dBm typical output power per Tx
11dB Typical noise figure
-89dBc/Hz typical phase noise at 1MHz
FMCW operation
5MHz IF bandwidth, real-only Rx channels
Ultra-accurate chirp engine based on fractional-N PLL
Per transmitter binary phase shifter
Processing elements
Arm®
M4F®
core with single precision FPU (160MHz)
TI Radar Hardware Accelerator (HWA 1.2) for FFT, log magnitude, and CFAR operations (80MHz)
Supports multiple low-power modes
Idle mode and deep sleep mode
Power management
1.8V and 3.3V IO support
Built-in LDO network for enhanced PSRR
BOM-Optimized and Power-Optimized modes
One or two power rails for 1.8V IO mode, two or three power rails for 3.3V IO mode
Built-in calibration and self-test
Built-in Firmware (ROM)
Self-Contained on chip calibration system
Host Interface
UART
CAN-FD
SPI
RDIF (Radar Data Interface) for raw ADC sample capture
Other interfaces available to user application
QSPI
I2C
JTAG
GPIOs
PWM Interface
Internal memory
1MB of On-Chip RAM
Configurable L3 shared memory for Radar Cube
Data and Code RAM of (512/640/768KB)
Functional Safety-Compliant Targeted
Developed for functional safety applications
Hardware integrity up to SIL-2 targeted
FCCSP package having 12 x 12 BGA grid, 102 BGA balls; Package size: 6.45mm x 6.45mm
Clock source
40.0MHz crystal for primary clock
Supports externally driven clock (Square/Sine) at 40.0MHz
32kHz internal oscillator for low power operations
Supports temperature operating range
Operating junction temperature range: –40°C to 105°C