SNVS999
May 2014
LM10507
PRODUCTION DATA.
1
Features
2
Applications
3
Description
4
Simplified Schematic
5
Revision History
6
Pin Configuration and Functions
7
Specifications
7.1
Absolute Maximum Ratings
7.2
Handling Ratings
7.3
Recommended Operating Conditions
7.4
Thermal Information
7.5
General Electrical Characteristics
7.6
Buck 1 Electrical Characteristics
7.7
Buck 2 Electrical Characteristics
7.8
Buck 3 Electrical Characteristics
7.9
LDO Electrical Characteristics
7.10
Typical Characteristics
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
Buck Regulators Operation
8.3.2
Buck Regulators Description
8.4
Device Functional Modes
8.4.1
PWM Operation
8.4.2
PFM Operation (Bucks 1, 2 & 3)
8.4.3
Soft Start
8.4.4
Current Limiting
8.4.5
Internal Synchronous Rectification
8.4.6
Low Dropout Operation
8.4.7
Device Operating Modes
8.4.7.1
Startup Sequence
8.4.7.2
Power-On Default and Device Enable
8.4.7.3
RESET: Pin Function
8.4.7.4
DEVSLP (Device Sleep) Function
8.4.7.5
DEVSLP Terminal
8.4.7.6
Device Sleep (DEVSLP) Programming via SPI
8.4.7.7
ENABLE, Function
8.4.7.8
Under Voltage Lock Out (UVLO)
8.4.7.9
Over Voltage Lock Out (OVLO)
8.4.7.10
PWR_OK - Pin Function
8.4.7.11
Thermal Shutdown (TSD)
8.5
Programming
8.5.1
SPI Data Interface
8.6
Register Maps
8.6.1
Registers Configurable Via The SPI Interface
8.6.1.1
ADDR 0x07 & 0x08: Buck 1 and Buck 2 Voltage Code and VOUT Level Mapping
8.6.1.2
ADDR 0x00 Buck 3 Voltage Code and VOUT Level Mapping
9
Applications and Implementation
9.1
Application Information
9.2
Typical Application
9.2.1
Design Requirements
9.2.2
Detailed Design Procedure
9.2.2.1
Input Voltage
9.2.2.2
Output Enable
9.2.2.3
Recommendations for Unused Functions and Pins
9.2.2.4
External Components Selection
9.2.2.5
Output Inductors and Capacitors Selection
9.2.2.6
Inductor Selection
9.2.2.7
Recommended Method for Inductor Selection
9.2.2.8
Alternate Method for Inductor Selection
9.2.2.9
Suggested Inductors and Their Suppliers
9.2.2.10
Output and Input Capacitors Characteristics
9.2.2.11
Output Capacitor Selection
9.2.2.12
Input Capacitor Selection
9.2.3
Application Performance Plots
10
Power Supply Recommendations
11
Layout
11.1
Layout Guidelines
11.1.1
PCB Layout Thermal Dissipation for DSBGA Package
11.2
Layout Example
12
Device and Documentation Support
12.1
Trademarks
12.2
Electrostatic Discharge Caution
12.3
Glossary
13
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
YFR|34
MXBG185
Thermal pad, mechanical data (Package|Pins)
Orderable Information
snvs999_oa
snvs999_pm
5 Revision History
DATE
REVISION
NOTES
May 2014
*
Initial release.