SNVSCB6B February 2023 – September 2023 LM2005
PRODUCTION DATA
Figure 8-2 and Figure 8-3 show the rise times and turn-on propagation delays for the low side driver and the high side driver respectively. Likewise, Figure 8-4 and Figure 8-5 show the fall times and turn-off propagation delays. Each channel (INH, INL, GH, and GL) is labeled and displayed on the left hand of the waveforms.
The testing condition: load capacitance is 1 nF, gate resistor is 4 Ω, VDD = 12 V, fSW = 50 kHz.
CL = 1 nF | RG = 4 Ω | VGVDD = 12 V | fSW = 50 kHz |
CL = 1 nF | RG = 4 Ω | VDD = 12 V | fSW = 50 kHz |
CL = 1 nF | RG = 4 Ω | VGVDD = 12 V | fSW = 50 kHz |
CL = 1 nF | RG = 4 Ω | VDD = 12 V | fSW = 50 kHz |