SNVSB96 July 2019 LM3424-Q1
PRODUCTION DATA.
The LM3424-Q1 includes a high voltage, low dropout bias regulator. When power is applied, the regulator is enabled and sources current into an external capacitor (CBYP) connected to the VCC pin. The recommended bypass capacitance for the VCC regulator is 2.2 µF to 3.3 µF. The output of the VCC regulator is monitored by an internal UVLO circuit that protects the device from attempting to operate with insufficient supply voltage and the supply is also internally current limited.
The LM3424-Q1 also has programmable soft-start, set by an external capacitor (CSS), connected from SS to GND. For CSS to affect start-up, CREF > CNTC must be maintained so that the converter does not start in foldback mode. Figure 27 shows the typical start-up waveforms for the LM3424-Q1 assuming CREF > CNTC.
First, CBYP is charged to be above VCC UVLO threshold (~4.2V). The CVCC charging time (tVCC) can be estimated as:
Assuming there is no CSS or if CSS is less than 40% of CCMP , CCMP is then charged to 0.9V over the charging time (tCMP) which can be estimated as:
Once CCMP = 0.9V, the part starts switching to charge CO until the LED current is in regulation. The CO charging time (tCO) can be roughly estimated as:
If CSS is greater than 40% of CCMP, the compensation capacitor will only charge to 0.7V over a smaller CCMP charging time (tCMP-SS) which can be estimated as:
Then COMP will clamp to SS, forcing COMP to rise (the last 200 mV before switching begins) according to the CSS charging time (tSS) which can be estimated as:
The system start-up time (tSU or tSU-SS) is defined as:
CSS < 0.4 x CCMP
CSS > 0.4 x CCMP
As a general rule of thumb, standard smooth startup operation can be achieved with CSS = CCMP.