SNVSC77 December 2024 LM5125-Q1
ADVANCE INFORMATION
CFG0 is chosen based on deadtime and turn on or turnoff ATRK/DTRK pin 20μA current source referring to Table 6-1.
Here, 50ns deadtime and turning on 20μA current source are selected. Level 3 (1.3kΩ) is selected for CFG0.
CFG1 is selected considering OVP, DRSS, peak current limit latch and PGOOD OVP enable.
Here, 50V OVP (OVP bit 0), DRSS off, ICL_latch disabled, PGOOD OVP disabled are selected. Level 10 (10.5kΩ) is selected for CFG1.
CFG2 is selected considering OVP, interleaving phase angle, SYNCIN, and clock dithering referring to Table 6-4.
Here, 50V OVP (OVP bit 1), 180° interleaving phase angle, SYNCIN disabled, DRSS set according to CFG1 are selected. Level 1 (0Ω) is selected for CFG1.