SNVSCL2 December 2024 LM51770
PRODUCTION DATA
The resistor selection on the CFG pin is read and latched during the power-up sequence of the device. The selection cannot be changed until the voltage on the EN or UVLO reaches the falling threshold or VCC voltage drops below the VCCT-(UVLO) threshold. Table 8-1 shows the possible device configurations versus the different resistor values on the CFG pin.
# | R(CFG) / kΩ | DRSS | SCP – Hiccup Mode | PSM Entry Threshold | Current Limit |
---|---|---|---|---|---|
1 | 0 | DISABLED | DISABLED | 10% | DISABLED |
2 | 0.511 | ENABLED | DISABLED | ||
3 | 1.15 | DISABLED | ENABLED | ||
4 | 1.9 | ENABLED | ENABLED | ||
5 | 2.7 | DISABLED | DISABLED | 10% | ENABLED |
6 | 3.8 | ENABLED | DISABLED | ||
7 | 5.1 | DISABLED | ENABLED | ||
8 | 6.5 | ENABLED | ENABLED | ||
9 | 8.3 | DISABLED | DISABLED | 15% | DISABLED |
10 | 10.5 | ENABLED | DISABLED | ||
11 | 13.3 | DISABLED | ENABLED | ||
12 | 16.2 | ENABLED | ENABLED | ||
13 | 20.5 | DISABLED | DISABLED | 15% | ENABLED |
14 | 24.9 | ENABLED | DISABLED | ||
15 | 30.1 | DISABLED | ENABLED | ||
16 | 36.5 | ENABLED | ENABLED |