SNVSBW0B October 2022 – August 2024 LM64440-Q1 , LM64460-Q1
PRODUCTION DATA
A clock locking procedure initiates after a valid synchronization signal is detected. The LM644x0-Q1 receives this signal at the MODE/SYNC pin. After approximately 2048 pulses, the clock frequency completes a smooth transition to the frequency of the synchronization signal without output voltage variation. Note that when the frequency is adjusted suddenly, the phase is maintained so the clock cycle that lies between operation at the default frequency and at the synchronization frequency is of intermediate length. This action eliminates very long or very short pulses. After the frequency is adjusted, the phase is adjusted over a few tens of cycles so that rising synchronization edges correspond to rising switch (SW) node pulses. See Figure 7-12.
Note also that the LM644x0-Q1 turns on spread spectrum after the first edge in the synchronization pulse. See the MODE/SYNC pin description in Pin Configuration and Functions. Upon adjustment of the frequency at the approximate 2048th pulse, spread spectrum is turned off. Finally, if the converter runs at reduced switching frequency due to low or high input voltage or during current limit, frequency lock does not occur until the condition causing low-frequency operation has been removed.