SNAS264D April 2006 – February 2024 LM94
PRODUCTION DATA
Upon power up, the RESET output is asserted when the voltage on the power supply crosses the power-on-reset threshold level (see the Electrical Characteristics). The RESET output is open-drain and should be used with an external pull-up resistor connected to VDD. Once the power on reset has completed, the RESET pin becomes an input and 10 µs after assertion of RESET the LOCK bit in the LM94 Configuration register shall be cleared. In addition, 10 µs after assertion of RESET the sleep control register shall be automatically set to S4/S5. This causes several error events to be masked according to the S4/S5 masking definitions. Since the RESET pin becomes an active input, it must not be left floating at any time as this may cause the LM94 to drift into S4/S5 and thus have unpredictable behavior. RESET must be asserted for more than 4µs in order to ensure detection.
Register Types | Power On Reset | External Reset |
---|---|---|
Factory regs | x | |
BMC Error Status regs | x | |
Host Error Status regs | x | |
Value regs | ||
Limit regs | x | |
Setup regs | x | |
LM94 Configuration Lock Bit | x | x |
LM94 Configuration GMSK Bit | x (reset) | |
Sleep Mask | x | |
Sleep State Control | x | |
Other Mask regs | x |
All other registers are not effected by power on reset or external reset.