SNAS461G May 2010 – November 2018 LM98640QML-SP
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
The LVDS test modes present programmable data patterns to the input of the LVDS serializer block. The type of pattern is selectable through the Test Pattern Control register. Once the LVDS test mode is enabled the patterns are output indefinitely. Table 4 below shows the available test pattern modes.
TEST PATTERN CONTROL[6:4] | TEST MODE |
---|---|
000 | Fixed Code |
001 | Horizontal Gradient |
010 | Vertical Gradient |
011 | Lattice Pattern |
100 | Strip Pattern |
101 | LVDS Test Pattern (Synchronous) |
110 | LVDS Test Pattern (Asynchronous) |
111 | Reserved |
Each pattern consists of a Start Period and Valid Pixel region. During the Start Period the output is the minimum code (0x0000). The Valid Pixel region contains the selected Test Pattern Mode output. The length (in pixels) of the Start period is set using the Test Pattern Start register, and the width of the Valid Pixel region is set using the Test Pattern Width register.
To start the test pattern generation, enable Test Mode using bit[1] of the Test and Scan Register (0x3D). Then load all parameters for the desired test pattern into the registers, and set Pattern Enable bit of the Test Pattern Control Register (0x34). Changing pattern parameters after the Pattern Enable bit is set may result in undesired output. The pattern will start at the next leading edge of CLPIN.