SNLS534D April 2016 – June 2018 LMH1226
PRODUCTION DATA.
By default, the LMH1226 input-to-output signal flow and data rate selection are configured by the IN_OUT_SEL pin logic settings shown in Table 2. These settings can be overridden via register control by applying the appropriate override bit values. For more information, refer to the LMH1226 Register Map.
LEVEL | DEFINITION |
---|---|
H | SMPTE Data Rates: IN1 to OUT0 and OUT1 |
F | SMPTE Data Rates: IN1 to OUT1 (OUT0 disabled) |
R | 10 GbE Data Rate: IN1 to OUT1 (OUT0 disabled) |
L | 10 GbE Data Rate: IN1 to OUT0 and OUT1 |