SNLS534D April 2016 – June 2018 LMH1226
PRODUCTION DATA.
By default, the LMH1226 output function control for OUT0 and OUT1 is configured by the OUT_CTRL pin logic settings shown in Table 4. These settings can be overridden via register control by applying the appropriate override bit values. For more information, refer to the LMH1226 Register Map.
LEVEL | DEFINITION |
---|---|
H | OUT0 and OUT1: Raw Data, Both EQ and Reclocker Bypassed |
F | OUT0 and OUT1: Recovered Data, Both EQ and Reclocker Enabled |
R | OUT0: Recovered Data, EQ and Reclocker Enabled
OUT1: Full-Rate Recovered Clock if Data Rate ≤ 3 Gbps. 297 MHz Recovered Clock if Data Rate > 3 Gbps(1) |
L | OUT0 and OUT1: Equalized Data, EQ Enabled, Reclocker Bypassed |