SNOSDC1A
June 2024 – October 2024
LMH1229
,
LMH1239
PRODUCTION DATA
1
1
Features
2
Applications
3
Description
4
Pin Configuration and Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Thermal Information
5.5
Electrical Characteristics
5.6
Timing Requirements for Serial Management (SM) Bus Interface
5.7
Timing Requirements for Serial Parallel Interface (SPI) Interface
5.8
Typical Characteristics
5.8.1
TX Characteristics
5.8.2
RX Characteristics
6
Detailed Description
6.1
Overview
6.2
Functional Block Diagram
6.3
Feature Description
6.3.1
4-Level Input Pins and Thresholds
6.3.2
Input and Output Signal Flow Control
6.3.2.1
Input Mux Selection (LMH1239 Only)
6.3.2.2
Output Mux and SDI_OUT Selection
6.3.3
Input Carrier Detect
6.3.4
Adaptive Cable Equalizer (SDI_IN±, SDI_IN1±)
6.3.5
Clock and Data (CDR) Recovery
6.3.6
CDR Loop Bandwidth Control
6.3.7
Output Function Control
6.3.8
Output Driver Control
6.3.8.1
Line-Side 75Ω Output Cable Driver (SDI_OUT±)
6.3.8.1.1
Output Amplitude (VOD)
6.3.8.1.2
Output Pre-Emphasis
6.3.8.1.3
Output Slew Rate
6.3.8.1.4
Output Polarity Inversion
6.3.8.2
Host-Side 100Ω Output Driver (OUT0±, OUT1±)
6.3.9
Debug and Diagnostic Features
6.3.9.1
Internal Eye Opening Monitor (EOM)
6.3.9.2
PRBS Generator, Error Checker, and Error Injector
6.3.9.3
Status Indicators and Interrupts
6.3.9.3.1
LOCK_N (Lock Indicator)
6.3.9.3.2
CD_N (Carrier Detect)
6.3.9.3.3
Cable Fault Detection (SDI_OUT+ Only)
6.3.9.3.4
INT_N (Interrupt)
6.3.9.4
Additional Programmability
6.3.9.4.1
Cable EQ Index (CEI)
6.3.9.4.2
Digital MUTEREF
6.4
Device Functional Modes
6.4.1
System Management Bus (SMBus) Mode
6.4.1.1
SMBus Read and Write Transaction
6.4.1.1.1
SMBus Write Operation Format
6.4.1.1.2
SMBus Read Operation Format
6.4.2
Serial Peripheral Interface (SPI) Mode
6.4.2.1
SPI Read and Write Transactions
6.4.2.1.1
SPI Write Transaction Format
6.4.2.1.2
SPI Read Transaction Format
6.4.2.2
SPI Daisy Chain
7
Application and Implementation
7.1
Application Information
7.1.1
SMPTE Requirements and Specifications
7.1.2
Optimizing the Time to Adapt and Lock
7.1.3
Optimized Loop Bandwidth Settings for Diagnostic or Cascade Applications
7.1.4
LMH1229 and LMH1297 (EQ Mode) Pin-to-Pin Compatibility
7.2
Typical Application
7.2.1
Cable Equalizer With Loop-Through
7.2.1.1
Design Requirements
7.2.1.2
Detailed Design Procedure
7.2.1.3
Application Curves
7.2.2
Cable Equalizer With Redundant SDI Input (LMH1239 only)
7.2.2.1
Design Requirements
7.2.2.2
Detailed Design Procedure
7.2.2.3
Application Curves
7.3
Power Supply Recommendations
7.4
Layout
7.4.1
Layout Guidelines
7.4.1.1
Board Stack-Up and Ground References
7.4.1.2
High-Speed PCB Trace Routing and Coupling
7.4.1.2.1
SDI_IN± and SDI_OUT±:
7.4.1.2.2
OUT0± and OUT1±:
7.4.1.3
Anti-Pads
7.4.1.4
BNC Connector Layout and Routing
7.4.1.5
Power Supply and Ground Connections
7.4.1.6
Footprint Recommendations
7.4.2
Layout Example
8
Device and Documentation Support
8.1
Documentation Support
8.1.1
Related Documentation
8.2
Receiving Notification of Documentation Updates
8.3
Support Resources
8.4
Trademarks
8.5
Electrostatic Discharge Caution
8.6
Glossary
9
Revision History
10
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
RTV|32
MPQF166B
Thermal pad, mechanical data (Package|Pins)
RTV|32
QFND101J
Orderable Information
snosdc1a_oa
snosdc1a_pm
1
Features
Adaptive cable equalizer with integrated reclocker
Supports ST-2082-1(12G), ST-2081-1(6G), ST-424(3G), ST-292(HD), and ST-259(SD)
Compatible with DVB-ASI and AES10 (MADI)
Integrated referenceless reclocker locks to SMPTE rates: 11.88Gbps, 5.94Gbps, 2.97Gbps, 1.485Gbps, or divide-by-1.001 sub-rates, 270Mbps
Typical cable reach (Belden 1694A), PRBS-9 pattern:
100m at 11.88Gbps (4Kp60 UHD)
150m at 5.94Gbps (UHD)
220m at 2.97Gbps (FHD)
300m at 1.485Gbps (HD)
600m at 270Mbps (SD)
Typical cable reach (Belden 1694A), pathological pattern
(1)
:
90m at 11.88Gbps (4Kp60 UHD)
140m at 5.94Gbps (UHD)
220m at 2.97Gbps (FHD)
300m at 1.485Gbps (HD)
600m at 270Mbps (SD)
On-chip 75Ω termination and return loss compensation network
Input cable equalizer and reclocker features:
Improved cable reach with stress patterns
Programmable CDR loop bandwidth settings
2:1 75Ω input mux (LMH1239 only)
Output driver features:
1:2 100Ω fanout output with de-emphasis
Reclocked 75Ω loop-through output with cable fault detection (up to 600m)
Built-in PRBS generator and checker
Internal eye opening monitor
Single 2.5V supply
Low power: 350mW (typical)
Power Save mode: 70mW
Configurable by control pins, SPI, or SMBus interface
5mm × 5mm 32-pin WQFN package
Operating temperature range: –40°C to +85°C
1.
For details about SDI pathological implementation, refer to
A Study of the SDI Pathological Data Pattern
application note