SNAS573D January 2012 – September 2021 LMK01801
PRODUCTION DATA
CLKout12 and CLKout13 includes a coarse (digital) delay for phase adjustment of the clock outputs.
The coarse (digital) delay allows a group of outputs to be delayed by 4.5 to 12 clock distribution path cycles in normal mode, or from 12.5 to 522 clock cycles in extended mode. The delay step can be as small as half the period of the clock distribution path by using the CLKout12_13_HS bit. For example, a 2-GHz clock frequency without using CLKin1 input clock divider results in 250-ps coarse tuning steps.
The coarse (digital) delay value takes effect on the clock outputs after a SYNC event.
There are 2 different ways to use the digital (coarse) delay.
See Section 9.4 for more information.