Table 8-9
through Table 8-13 show the device default configurations stored in the on-chip EEPROM. Table 8-14 through Table 8-18 show the device default configurations stored in the on-chip ROM.
Table 8-9 Default EEPROM Contents
(HW_SW_CTRL = "0") – Input and Status Configuration
GPIO[3:2] (1) |
PRI INPUT (MHz)(2) |
PRI TYPE |
PRI DOUBLER |
SEC INPUT (MHz) |
SEC TYPE |
XO INT LOAD (pF) |
SEC DOUBLER |
STATUS1 MUX |
STATUS0 MUX |
STATUS1 PREDIV |
STATUS1 DIV |
STATUS1 FREQ (MHz) |
STATUS1 RISE / FALL TIME (ns) |
VIM, VIM |
25 |
LVDS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
00 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
01 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
10 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOR_ PRI |
n/a |
n/a |
n/a |
n/a |
11 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
(1) 100-Ω internal termination
enabled (if applicable)
(2) Internal AC biasing enabled (if applicable)
Table 8-10 Default EEPROM Contents
(HW_SW_CTRL = "0") – PLL1 Configuration
GPIO[3:2] (1) |
PLL1 INPUT MUX(2) |
PLL1 INPUT (MHz) |
PLL1 TYPE |
PLL1 R DIV |
PLL1 M DIV |
PLL1 N DIV |
PLL1 N DIV INT |
PLL1 N DIV NUM |
PLL1 N DIV DEN |
PLL1 FRAC ORDER |
PLL1 FRAC DITHER |
PLL1 VCO (MHz) |
PLL1 P DIV |
VIM, VIM |
REFSEL |
50 |
Clock Gen Integer |
1 |
1 |
102 |
102 |
0 |
1 |
n/a |
Disabled |
5100 |
8 |
00 |
REFSEL |
50 |
Clock Gen Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
4 |
01 |
REFSEL |
50 |
Clock Gen Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
10 |
REFSEL |
50 |
Clock Gen Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
11 |
REFSEL |
50 |
Clock Gen Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
(1) When PLL1 is set as an integer-based clock generator, external loop filter
component, C2, must be 3.3 nF and loop bandwidth is around 400 kHz. When PLL1 is
set as a fractional-based clock generator, external loop filter component, C2,
must be 33 nF and loop bandwidth is around 400 kHz.
Table 8-11 Default EEPROM Contents
(HW_SW_CTRL = "0") – PLL2 Configuration
GPIO[3:2] (1) |
PLL2 INPUT MUX(2) |
PLL2 INPUT (MHz) |
PLL2 TYPE |
PLL2 R DIV |
PLL2 M DIV |
PLL2 N DIV |
PLL2 N DIV INT |
PLL2 N DIV NUM |
PLL2 N DIV DEN |
PLL2 FRAC ORDER |
PLL2 FRAC DITHER |
PLL2 VCO (MHz) |
PLL2 P DIV |
VIM, VIM |
REFSEL |
50 |
Clock Gen Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
00 |
REFSEL |
50 |
Clock Gen Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
01 |
REFSEL |
50 |
Clock Gen Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
8 |
10 |
REFSEL |
50 |
Disabled |
1 |
1 |
1 |
1 |
0 |
1 |
n/a |
n/a |
n/a |
8 |
11 |
REFSEL |
50 |
Clock Gen Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
8 |
(1) When PLL2 is set as an integer-based clock generator, external loop filter
component, C2, is 3.3 nF and loop bandwidth is around 400 kHz. When PLL2 is set
as a fractional-based clock generator, external loop filter component, C2, must
be 33 nF and loop bandwidth is around 400 kHz.
Table 8-12 Default EEPROM Contents
(HW_SW_CTRL = "0") – Outputs [0-3] Configuration
GPIO[3:2] |
OUT0-1 DIVIDER |
OUT0-1 FREQ (MHz) |
OUT0-1 MUX SELECT |
OUT0 TYPE |
OUT1 TYPE |
OUT2-3 DIVIDER |
OUT2-3 FREQ (MHz) |
OUT2-3 MUX SELECT |
OUT2 TYPE |
OUT3 TYPE |
VIM, VIM |
2 |
312.5 |
PLL2 |
LVPECL |
LVPECL |
4 |
156.25 |
PLL2 |
LVPECL |
LVPECL |
00 |
4 |
156.25 |
PLL2 |
LVPECL |
LVPECL |
5 |
125 |
PLL2 |
LVPECL |
LVPECL |
01 |
16 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
25 |
100 |
PLL2 |
LVPECL |
LVPECL |
10 |
16 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
16 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
11 |
4 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
4 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
Table 8-13 Default EEPROM Contents
(HW_SW_CTRL = "0") – Outputs [4-7] Configuration
GPIO [3:2] |
OUT4 DIV |
OUT4 FREQ (MHz) |
OUT4 MUX SELECT |
OUT4 TYPE |
OUT5 DIV |
OUT5 FREQ (MHz) |
OUT5 MUX SELECT |
OUT5 TYPE |
OUT6 DIV |
OUT6 FREQ (MHz) |
OUT6 MUX SELECT |
OUT6 TYPE |
OUT7 DIV |
OUT7 FREQ (MHz) |
OUT7 MUX SELECT |
OUT7 TYPE |
VIM, VIM |
3 |
212.5 |
PLL1 |
LVPECL |
3 |
212.5 |
PLL1 |
LVPECL |
6 |
106.25 |
PLL1 |
LVPECL |
6 |
106.25 |
PLL1 |
LVPECL |
00 |
48 |
25 |
PLL1 |
LVPECL |
12 |
100 |
PLL1 |
LVPECL |
1 |
n/a |
n/a |
Disable |
18 |
66.6666 |
PLL1 |
LVCMOS |
01 |
50 |
50 |
PLL2 |
LVPECL |
20 |
125 |
PLL1 |
LVPECL |
25 |
100 |
PLL2 |
LVCMOS |
100 |
25 |
PLL2 |
LVCMOS |
10 |
16 |
156.25 |
PLL1 |
LVPECL |
16 |
156.25 |
PLL1 |
LVPECL |
16 |
156.25 |
PLL1 |
LVPECL |
16 |
156.25 |
PLL1 |
LVPECL |
11 |
6 |
100 |
PLL2 |
LVPECL |
24 |
25 |
PLL2 |
LVPECL |
24 |
25 |
PLL2 |
LVPECL |
6 |
100 |
PLL2 |
LVPECL |
Table 8-14 Default ROM Contents
(HW_SW_CTRL = "1") - Input and Status Configuration
GPIO[5:0] (DECIMAL) |
PRI INPUT
(MHz) |
PRI TYPE |
PRI DOUBLER |
SEC INPUT (MHz) |
SEC TYPE |
XO INT LOAD (pF) |
SEC DOUBLER |
STATUS1 MUX |
STATUS0 MUX |
STATUS1 PREDIV |
STATUS1 DIV |
STATUS1 FREQ (MHz) |
STATUS1 RISE / FALL TIME (ns) |
0 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOR_PRI |
n/a |
n/a |
n/a |
n/a |
1 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOR_PRI |
n/a |
n/a |
n/a |
n/a |
2 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOR_PRI |
n/a |
n/a |
n/a |
n/a |
3 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOR_PRI |
n/a |
n/a |
n/a |
n/a |
4 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
5 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
6 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
7 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOR_PRI |
n/a |
n/a |
n/a |
n/a |
8 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
PLL1 |
LOL1 |
5 |
15 |
66.6666 |
2.1 |
9 |
19.2 |
LVCMOS |
Enabled |
19.2 |
LVCMOS |
n/a |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
10 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
11 |
38.88 |
LVCMOS |
Enabled |
38.88 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
12 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
13 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
PLL1 |
LOL1 |
5 |
15 |
66.6666 |
2.1 |
14 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
PLL1 |
LOL1 |
5 |
15 |
66.6666 |
2.1 |
15 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
PLL1 |
LOL1 |
5 |
15 |
66.6666 |
LVCMOS |
16 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
17 |
38.88 |
LVCMOS |
Enabled |
38.88 |
LVCMOS |
n/a |
Enabled |
LOL1 |
LOR_PRI |
n/a |
n/a |
n/a |
n/a |
18 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
19 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
20 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOR_PRI |
n/a |
n/a |
n/a |
n/a |
21 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
PLL1 |
LOL1 |
5 |
15 |
66.6666 |
2.1 |
22 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
PLL1 |
LOL1 |
5 |
15 |
66.6666 |
2.1 |
23 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
24 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
25 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
26 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOR_PRI |
n/a |
n/a |
n/a |
n/a |
27 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
28 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOR_PRI |
n/a |
n/a |
n/a |
n/a |
29 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOR_PRI |
n/a |
n/a |
n/a |
n/a |
30 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
31 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
32 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
33 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
34 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
35 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
PLL1 |
LOL1 |
5 |
15 |
66.6666 |
2.1 |
36 |
38.88 |
LVCMOS |
Enabled |
38.88 |
LVCMOS |
n/a |
Enabled |
PLL1 |
LOL1 |
5 |
15 |
66.6666 |
2.1 |
37 |
19.2 |
LVCMOS |
Enabled |
19.2 |
LVCMOS |
n/a |
Enabled |
PLL1 |
LOL1 |
5 |
15 |
66.6666 |
2.1 |
38 |
25 |
LVCMOS |
Enabled |
25 |
LVCMOS |
n/a |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
39 |
25 |
LVCMOS |
Enabled |
25 |
LVCMOS |
n/a |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
40 |
40.96 |
LVCMOS |
Enabled |
40.96 |
LVCMOS |
n/a |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
41 |
25 |
LVCMOS |
Enabled |
25 |
LVCMOS |
n/a |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
42 |
40.96 |
LVCMOS |
Enabled |
40.96 |
LVCMOS |
n/a |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
43 |
25 |
LVCMOS |
Enabled |
25 |
LVCMOS |
n/a |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
44 |
40.96 |
LVCMOS |
Enabled |
40.96 |
LVCMOS |
n/a |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
45 |
27 |
LVCMOS |
Enabled |
27 |
LVCMOS |
n/a |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
46 |
27 |
LVCMOS |
Enabled |
27 |
LVCMOS |
n/a |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
47 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
PLL1 |
LOL1 |
5 |
15 |
66.6666 |
2.1 |
48 |
38.88 |
LVCMOS |
Enabled |
38.88 |
XTAL |
9 |
Enabled |
PLL1 |
LOL1 |
5 |
15 |
66.6666 |
2.1 |
49 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
50 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
51 |
112 |
LVCMOS |
Disabled |
38.88 |
LVCMOS |
n/a |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
52 |
112 |
LVCMOS |
Disabled |
38.88 |
LVCMOS |
n/a |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
53 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
54 |
38.88 |
LVCMOS |
Enabled |
38.88 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
55 |
38.88 |
LVCMOS |
Enabled |
38.88 |
LVCMOS |
n/a |
Enabled |
LOL1 |
LOR_PRI |
n/a |
n/a |
n/a |
n/a |
56 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
57 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
58 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
59 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
60 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
61 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOR_PRI |
n/a |
n/a |
n/a |
n/a |
62 |
25 |
LVCMOS |
Enabled |
25 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
63 |
38.88 |
LVCMOS |
Enabled |
38.88 |
XTAL |
9 |
Enabled |
LOL1 |
LOL2 |
n/a |
n/a |
n/a |
n/a |
Table 8-15 Default ROM Contents
(HW_SW_CTRL = "1") - PLL1 Configuration
GPIO[5:0] (DECIMAL) (1) |
PLL1 INPUT MUX(2) |
PLL1 INPUT (MHz) |
PLL1 TYPE |
PLL1 R DIV |
PLL1 M DIV |
PLL1 N DIV |
PLL1 N DIV INT |
PLL1 N DIV NUM |
PLL1 N DIV DEN |
PLL1 FRAC ORDER |
PLL1 FRAC DITHER |
PLL1 VCO (MHz) |
PLL1 P DIV |
0 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
1 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
2 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
3 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
5 |
4 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
5 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
6 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
7 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
5 |
8 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
9 |
REFSEL |
38.4 |
Clock Gen
Fractional |
1 |
1 |
128 |
128 |
0 |
1 |
n/a |
Disabled |
4915.2 |
8 |
10 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
8 |
11 |
REFSEL |
77.76 |
Clock Gen
Fractional |
1 |
1 |
64.30041165 |
64 |
1173483 |
3906250 |
Third |
Enabled |
5000 |
2 |
12 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
13 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
14 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
15 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
16 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
8 |
17 |
REFSEL |
77.76 |
Clock Gen
Integer |
1 |
1 |
64 |
64 |
0 |
1 |
n/a |
Disabled |
4976.64 |
8 |
18 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
4 |
19 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
20 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
21 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
22 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
23 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
24 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
25 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
26 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
27 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
28 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
29 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
30 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
31 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
32 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
33 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
8 |
34 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
35 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
36 |
REFSEL |
77.76 |
Clock Gen
Fractional |
1 |
1 |
64.30041165 |
64 |
1173483 |
3906250 |
Third |
Enabled |
5000 |
8 |
37 |
REFSEL |
38.4 |
Clock Gen
Fractional |
1 |
1 |
130.2083333 |
130 |
781250 |
3750000 |
Third |
Enabled |
5000 |
8 |
38 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
39 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
4 |
40 |
REFSEL |
81.92 |
Clock Gen
Fractional |
1 |
1 |
61.03515625 |
61 |
55296 |
1572864 |
Third |
Enabled |
5000 |
4 |
41 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
42 |
REFSEL |
81.92 |
Clock Gen
Fractional |
1 |
1 |
61.03515625 |
61 |
55296 |
1572864 |
Third |
Enabled |
5000 |
8 |
43 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
44 |
REFSEL |
81.92 |
Clock Gen
Fractional |
1 |
1 |
61.03515625 |
61 |
55296 |
1572864 |
Third |
Enabled |
5000 |
8 |
45 |
REFSEL |
54 |
Clock Gen
Fractional |
1 |
1 |
92.5925926 |
92 |
2370371 |
4000001 |
Third |
Enabled |
5000 |
5 |
46 |
REFSEL |
54 |
Clock Gen
Fractional |
1 |
1 |
92.16 |
92 |
640000 |
4000000 |
Third |
Enabled |
4976.64 |
8 |
47 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
48 |
REFSEL |
77.76 |
Clock Gen
Fractional |
1 |
1 |
64.30041165 |
64 |
1173483 |
3906250 |
Third |
Enabled |
5000 |
2 |
49 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
2 |
50 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
51 |
SEC |
77.76 |
Clock Gen
Fractional |
1 |
1 |
64.30041165 |
64 |
1173483 |
3906250 |
Third |
Enabled |
5000 |
8 |
52 |
SEC |
77.76 |
Clock Gen
Fractional |
1 |
1 |
64.30041165 |
64 |
1173483 |
3906250 |
Third |
Enabled |
5000 |
8 |
53 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
5 |
54 |
REFSEL |
77.76 |
Clock Gen
Fractional |
1 |
1 |
64.30041165 |
64 |
1173483 |
3906250 |
Third |
Enabled |
5000 |
2 |
55 |
REFSEL |
77.76 |
Clock Gen
Fractional |
1 |
1 |
64.30041165 |
64 |
1173483 |
3906250 |
Third |
Enabled |
5000 |
8 |
56 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
57 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
58 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
59 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
60 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
61 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
62 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
63 |
REFSEL |
77.76 |
Clock Gen
Fractional |
1 |
1 |
64.30041165 |
64 |
1173483 |
3906250 |
Third |
Enabled |
5000 |
2 |
(1) When PLL1 is set as an integer-based clock generator, external loop filter
component, C2, must be 3.3nF and loop bandwidth is around 400kHz. When PLL1 is
set as a fractional-based clock generator, external loop filter component, C2,
must be 33nF and loop bandwidth is around 400kHz.
Table 8-16 Default ROM Contents
(HW_SW_CTRL = "1") – PLL2 Configuration
GPIO[5:0] (DECIMAL) (1) |
PLL2 INPUT MUX(2) |
PLL2 INPUT (MHz) |
PLL2 TYPE |
PLL2 R DIV |
PLL2 M DIV |
PLL2 N DIV |
PLL2 N DIV INT |
PLL2 N DIV NUM |
PLL2 N DIV DEN |
PLL2 FRAC ORDER |
PLL2 FRAC DITHER |
PLL2 VCO (MHz) |
PLL2 P DIV |
0 |
REFSEL |
50 |
Disabled |
1 |
1 |
1 |
1 |
0 |
1 |
n/a |
n/a |
n/a |
8 |
1 |
REFSEL |
50 |
Disabled |
1 |
1 |
1 |
1 |
0 |
1 |
n/a |
n/a |
n/a |
8 |
2 |
REFSEL |
50 |
Disabled |
1 |
1 |
1 |
1 |
0 |
1 |
n/a |
n/a |
n/a |
8 |
3 |
REFSEL |
50 |
Disabled |
1 |
1 |
1 |
1 |
0 |
1 |
n/a |
n/a |
n/a |
8 |
4 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
5 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
6 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
7 |
REFSEL |
50 |
Disabled |
1 |
1 |
1 |
1 |
0 |
1 |
n/a |
n/a |
n/a |
8 |
8 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
9 |
REFSEL |
38.4 |
Clock Gen
Fractional |
1 |
1 |
130.2083333 |
130 |
781250 |
3750000 |
Third |
Enabled |
5000 |
4 |
10 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
11 |
REFSEL |
77.76 |
Clock Gen
Integer |
1 |
1 |
64 |
64 |
0 |
1 |
n/a |
Disabled |
4976.64 |
8 |
12 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
13 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
14 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
15 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
16 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
17 |
REFSEL |
77.76 |
Disabled |
1 |
1 |
1 |
1 |
0 |
1 |
n/a |
n/a |
n/a |
8 |
18 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
19 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
20 |
REFSEL |
50 |
Disabled |
1 |
1 |
1 |
1 |
0 |
1 |
n/a |
n/a |
n/a |
8 |
21 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
22 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
23 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
24 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
25 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
26 |
REFSEL |
50 |
Disabled |
1 |
1 |
1 |
1 |
0 |
1 |
n/a |
n/a |
n/a |
8 |
27 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
28 |
REFSEL |
50 |
Disabled |
1 |
1 |
1 |
1 |
0 |
1 |
n/a |
n/a |
n/a |
8 |
29 |
REFSEL |
50 |
Disabled |
1 |
1 |
1 |
1 |
0 |
1 |
n/a |
n/a |
n/a |
8 |
30 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
31 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
32 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
33 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
34 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
35 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
36 |
REFSEL |
77.76 |
Clock Gen
Fractional |
1 |
1 |
61.728395 |
61 |
2913580 |
4000000 |
Third |
Enabled |
4800 |
6 |
37 |
REFSEL |
38.4 |
Clock Gen
Integer |
1 |
1 |
125 |
125 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
38 |
REFSEL |
50 |
Disabled |
1 |
1 |
1 |
1 |
0 |
1 |
n/a |
n/a |
n/a |
8 |
39 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
4 |
40 |
REFSEL |
81.92 |
Clock Gen
Fractional |
1 |
1 |
58.59375 |
58 |
2375000 |
4000000 |
Third |
Enabled |
4800 |
4 |
41 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
42 |
REFSEL |
81.92 |
Clock Gen
Fractional |
1 |
1 |
58.59375 |
58 |
2375000 |
4000000 |
Third |
Enabled |
4800 |
6 |
43 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
44 |
REFSEL |
81.92 |
Clock Gen
Fractional |
1 |
1 |
58.59375 |
58 |
2375000 |
4000000 |
Third |
Enabled |
4800 |
6 |
45 |
REFSEL |
54 |
Clock Gen
Integer |
1 |
1 |
99 |
99 |
0 |
1 |
n/a |
Disabled |
5346 |
6 |
46 |
REFSEL |
54 |
Clock Gen
Integer |
1 |
1 |
99 |
99 |
0 |
1 |
n/a |
Disabled |
5346 |
6 |
47 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
48 |
REFSEL |
77.76 |
Clock Gen
Integer |
1 |
1 |
64 |
64 |
0 |
1 |
n/a |
Disabled |
4976.64 |
8 |
49 |
REFSEL |
50 |
Clock Gen
Fractional |
1 |
1 |
99.5328 |
99 |
2131200 |
4000000 |
Third |
Enabled |
4976.64 |
8 |
50 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
51 |
PRI |
112 |
Clock Gen
Fractional |
1 |
1 |
45.98214286 |
45 |
3604480 |
3670016 |
Third |
Enabled |
5150 |
5 |
52 |
PRI |
112 |
Clock Gen
Fractional |
1 |
1 |
44.14285714 |
44 |
524288 |
3670016 |
Third |
Enabled |
4944 |
4 |
53 |
REFSEL |
50 |
Clock Gen
Fractional |
1 |
1 |
98.304 |
98 |
1216000 |
4000000 |
Third |
Enabled |
4915.2 |
8 |
54 |
REFSEL |
77.76 |
Clock Gen
Integer |
1 |
1 |
64 |
64 |
0 |
1 |
n/a |
Disabled |
4976.64 |
8 |
55 |
REFSEL |
77.76 |
Disabled |
1 |
1 |
1 |
1 |
0 |
1 |
n/a |
n/a |
n/a |
8 |
56 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
57 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
100 |
100 |
0 |
1 |
n/a |
Disabled |
5000 |
8 |
58 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
59 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
60 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
61 |
REFSEL |
50 |
Disabled |
1 |
1 |
1 |
1 |
0 |
1 |
n/a |
n/a |
n/a |
8 |
62 |
REFSEL |
50 |
Clock Gen
Integer |
1 |
1 |
96 |
96 |
0 |
1 |
n/a |
Disabled |
4800 |
6 |
63 |
REFSEL |
77.76 |
Clock Gen
Fractional |
1 |
1 |
68.8607595 |
68 |
1721519 |
2000000 |
Third |
Enabled |
5354.6127 |
8 |
(1) When PLL2 is set as an integer-based clock generator, external loop filter
component, C2, must be 3.3nF and loop bandwidth is around 400kHz. When PLL2 is
set as a fractional-based clock generator, external loop filter component, C2,
must be 33nF and loop bandwidth is around 400kHz.
Table 8-17 Default ROM Contents
(HW_SW_CTRL = "1") - Outputs [0-3] Configuration
GPIO[5:0] (DECIMAL) |
OUT0-1 DIVIDER |
OUT0-1 FREQ (MHz) |
OUT0-1 MUX SELECT |
OUT0 TYPE |
OUT1 TYPE |
OUT2-3 DIVIDER |
OUT2-3 FREQ (MHz) |
OUT2-3 MUX SELECT |
OUT2 TYPE |
OUT3 TYPE |
0 |
25 |
25 |
PLL1 |
LVCMOS |
LVCMOS |
25 |
25 |
PLL1 |
LVCMOS |
LVCMOS |
1 |
4 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
25 |
25 |
PLL1 |
LVPECL |
LVPECL |
2 |
4 |
156.25 |
PLL1 |
CML |
CML |
4 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
3 |
10 |
100 |
PLL1 |
LVPECL |
LVPECL |
10 |
100 |
PLL1 |
LVPECL |
LVPECL |
4 |
16 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
25 |
100 |
PLL2 |
HCSL |
HCSL |
5 |
16 |
156.25 |
PLL1 |
LVPECL |
CML |
25 |
100 |
PLL2 |
LVPECL |
CML |
6 |
16 |
156.25 |
PLL1 |
LVPECL |
CML |
25 |
100 |
PLL2 |
LVPECL |
CML |
7 |
25 |
100 |
PLL1 |
LVPECL |
LVPECL |
25 |
100 |
PLL1 |
CML |
CML |
8 |
16 |
156.25 |
PLL1 |
LVPECL |
Disable |
25 |
100 |
PLL2 |
LVPECL |
LVPECL |
9 |
5 |
122.88 |
PLL1 |
LVPECL |
LVPECL |
5 |
122.88 |
PLL1 |
LVDS |
LVDS |
10 |
4 |
156.25 |
PLL2 |
LVPECL |
Disable |
6 |
100 |
PLL1 |
CML |
CML |
11 |
16 |
155.52 |
PLL2 |
HCSL |
HCSL |
16 |
38.88 |
PLL2 |
HCSL |
Disable |
12 |
20 |
125 |
PLL1 |
LVPECL |
LVPECL |
100 |
25 |
PLL2 |
LVPECL |
LVPECL |
13 |
16 |
156.25 |
PLL1 |
LVDS |
LVDS |
20 |
125 |
PLL1 |
LVDS |
LVDS |
14 |
16 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
25 |
100 |
PLL2 |
LVPECL |
CML |
15 |
20 |
125 |
PLL1 |
LVPECL |
LVPECL |
100 |
25 |
PLL2 |
LVPECL |
LVPECL |
16 |
4 |
156.25 |
PLL2 |
LVPECL |
CML |
5 |
125 |
PLL2 |
CML |
CML |
17 |
1 |
622.08 |
PLL1 |
LVPECL |
Disable |
4 |
155.52 |
PLL1 |
LVPECL |
LVPECL |
18 |
25 |
100 |
PLL2 |
CML |
CML |
20 |
125 |
PLL1 |
CML |
CML |
19 |
4 |
156.25 |
PLL2 |
LVPECL |
LVPECL |
5 |
125 |
PLL2 |
LVPECL |
LVPECL |
20 |
12 |
100 |
PLL1 |
LVPECL |
LVPECL |
12 |
100 |
PLL1 |
LVPECL |
LVPECL |
21 |
16 |
156.25 |
PLL1 |
LVDS |
LVDS |
25 |
100 |
PLL2 |
LVDS |
LVDS |
22 |
16 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
20 |
125 |
PLL1 |
LVPECL |
LVPECL |
23 |
4 |
156.25 |
PLL2 |
LVDS |
LVDS |
12 |
100 |
PLL1 |
HCSL |
HCSL |
24 |
20 |
125 |
PLL1 |
LVDS |
LVDS |
25 |
100 |
PLL2 |
LVDS |
LVDS |
25 |
4 |
156.25 |
PLL2 |
LVPECL |
LVPECL |
12 |
100 |
PLL1 |
LVPECL |
LVPECL |
26 |
12 |
100 |
PLL1 |
LVDS |
LVDS |
12 |
100 |
PLL1 |
LVDS |
LVDS |
27 |
16 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
25 |
100 |
PLL2 |
LVPECL |
LVPECL |
28 |
16 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
16 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
29 |
16 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
16 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
30 |
4 |
156.25 |
PLL2 |
LVPECL |
LVPECL |
5 |
125 |
PLL2 |
LVPECL |
LVPECL |
31 |
16 |
156.25 |
PLL1 |
LVPECL |
CML |
25 |
100 |
PLL2 |
LVPECL |
CML |
32 |
16 |
156.25 |
PLL1 |
LVPECL |
CML |
20 |
125 |
PLL1 |
LVPECL |
CML |
33 |
5 |
125 |
PLL2 |
LVPECL |
LVPECL |
24 |
25 |
PLL1 |
LVPECL |
LVPECL |
34 |
20 |
125 |
PLL1 |
LVPECL |
LVPECL |
25 |
100 |
PLL2 |
LVPECL |
LVPECL |
35 |
16 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
25 |
100 |
PLL2 |
LVPECL |
LVPECL |
36 |
16 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
25 |
100 |
PLL2 |
LVPECL |
LVPECL |
37 |
16 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
25 |
100 |
PLL2 |
LVPECL |
LVPECL |
38 |
100 |
25 |
PLL1 |
LVCMOS |
LVCMOS |
100 |
25 |
PLL1 |
LVCMOS |
LVCMOS |
39 |
24 |
50 |
PLL1 |
LVDS |
LVDS |
12 |
100 |
PLL1 |
LVPECL |
LVPECL |
40 |
24 |
50 |
PLL2 |
LVDS |
LVDS |
12 |
100 |
PLL2 |
LVPECL |
LVPECL |
41 |
50 |
50 |
PLL2 |
LVDS |
LVDS |
25 |
100 |
PLL2 |
LVPECL |
LVPECL |
42 |
50 |
50 |
PLL2 |
LVDS |
LVDS |
25 |
100 |
PLL2 |
LVPECL |
LVPECL |
43 |
16 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
25 |
100 |
PLL2 |
LVPECL |
LVPECL |
44 |
16 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
25 |
100 |
PLL2 |
LVPECL |
LVPECL |
45 |
25 |
100 |
PLL1 |
LVPECL |
LVPECL |
6 |
148.5 |
PLL2 |
CML |
CML |
46 |
6 |
148.5 |
PLL2 |
LVPECL |
LVPECL |
1 |
n/a |
n/a |
Disable |
Disable |
47 |
16 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
16 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
48 |
4 |
155.52 |
PLL2 |
LVPECL |
Disable |
8 |
77.76 |
PLL2 |
LVCMOS |
LVCMOS |
49 |
4 |
155.52 |
PLL2 |
LVPECL |
LVPECL |
20 |
125 |
PLL1 |
LVPECL |
LVPECL |
50 |
16 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
20 |
125 |
PLL1 |
LVPECL |
LVPECL |
51 |
2 |
515 |
PLL2 |
LVPECL |
LVPECL |
5 |
125 |
PLL1 |
LVPECL |
Disable |
52 |
5 |
125 |
PLL1 |
LVPECL |
Disable |
3 |
412 |
PLL2 |
LVPECL |
Disable |
53 |
40 |
25 |
PLL1 |
LVCMOS |
Disable |
1 |
n/a |
n/a |
Disable |
Disable |
54 |
4 |
155.52 |
PLL2 |
LVPECL |
LVPECL |
16 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
55 |
25 |
25 |
PLL1 |
LVCMOS |
LVCMOS |
25 |
25 |
PLL1 |
LVCMOS |
LVCMOS |
56 |
4 |
156.25 |
PLL2 |
LVPECL |
LVPECL |
12 |
100 |
PLL1 |
LVPECL |
LVPECL |
57 |
4 |
156.25 |
PLL2 |
CML |
CML |
4 |
156.25 |
PLL2 |
CML |
CML |
58 |
16 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
16 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
59 |
16 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
16 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
60 |
16 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
16 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
61 |
16 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
16 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
62 |
16 |
156.25 |
PLL1 |
LVPECL |
LVPECL |
25 |
100 |
PLL2 |
LVPECL |
LVPECL |
63 |
4 |
167.3316456 |
PLL2 |
LVPECL |
LVPECL |
4 |
167.3316456 |
PLL2 |
LVPECL |
LVPECL |
Table 8-18 Default ROM Contents
(HW_SW_CTRL = "1") - Outputs [4-7] Configuration
GPIO [5:0]
(DECIMAL) |
OUT4 DIV |
OUT4 FREQ (MHz) |
OUT4 MUX SEL |
OUT4 TYPE |
OUT5 DIV |
OUT5 FREQ (MHz) |
OUT5 MUX SEL |
OUT5 TYPE |
OUT6 DIV |
OUT6 FREQ (MHz) |
OUT6 MUX SEL |
OUT6 TYPE |
OUT7 DIV |
OUT7 FREQ (MHz) |
OUT7 MUX SEL |
OUT7 TYPE |
0 |
25 |
25 |
PLL1 |
LVCMOS |
25 |
25 |
PLL1 |
LVCMOS |
25 |
25 |
PLL1 |
LVCMOS |
25 |
25 |
PLL1 |
LVCMOS |
1 |
4 |
156.25 |
PLL1 |
LVDS |
1 |
n/a |
n/a |
Disable |
5 |
125 |
PLL1 |
LVCMOS |
5 |
125 |
PLL1 |
LVCMOS |
2 |
5 |
125 |
PLL1 |
LVCMOS |
5 |
125 |
PLL1 |
LVCMOS |
5 |
125 |
PLL1 |
LVCMOS |
25 |
25 |
PLL1 |
LVCMOS |
3 |
8 |
125 |
PLL1 |
LVCMOS |
8 |
125 |
PLL1 |
LVCMOS |
8 |
125 |
PLL1 |
LVCMOS |
40 |
25 |
PLL1 |
LVCMOS |
4 |
25 |
100 |
PLL2 |
HCSL |
25 |
100 |
PLL2 |
HCSL |
100 |
25 |
PLL2 |
LVPECL |
100 |
25 |
PLL2 |
LVPECL |
5 |
25 |
100 |
PLL2 |
HCSL |
25 |
100 |
PLL2 |
LVCMOS |
20 |
125 |
PLL1 |
LVCMOS |
50 |
50 |
PLL2 |
LVCMOS |
6 |
25 |
100 |
PLL2 |
HCSL |
20 |
125 |
PLL1 |
HCSL |
20 |
125 |
PLL1 |
LVCMOS |
25 |
100 |
PLL2 |
LVCMOS |
7 |
25 |
100 |
PLL1 |
LVCMOS |
20 |
125 |
PLL1 |
LVCMOS |
100 |
25 |
PLL1 |
LVCMOS |
100 |
25 |
PLL1 |
LVCMOS |
8 |
25 |
100 |
PLL2 |
HCSL |
25 |
100 |
PLL2 |
HCSL |
1 |
n/a |
n/a |
Disable |
100 |
25 |
PLL2 |
LVCMOS |
9 |
5 |
122.88 |
PLL1 |
LVDS |
8 |
156.25 |
PLL2 |
LVDS |
10 |
125 |
PLL2 |
LVDS |
125 |
10 |
PLL2 |
LVCMOS |
10 |
5 |
125 |
PLL2 |
LVDS |
6 |
100 |
PLL1 |
HCSL |
6 |
100 |
PLL1 |
LVCMOS |
25 |
24 |
PLL1 |
LVCMOS |
11 |
16 |
156.25 |
PLL1 |
HCSL |
20 |
125 |
PLL1 |
HCSL |
25 |
100 |
PLL1 |
HCSL |
100 |
25 |
PLL1 |
LVCMOS |
12 |
16 |
156.25 |
PLL1 |
LVDS |
1 |
n/a |
n/a |
Disable |
25 |
100 |
PLL2 |
HCSL |
25 |
100 |
PLL2 |
LVCMOS |
13 |
1 |
n/a |
n/a |
Disable |
25 |
100 |
PLL2 |
HCSL |
1 |
n/a |
n/a |
Disable |
100 |
25 |
PLL2 |
LVCMOS |
14 |
1 |
n/a |
n/a |
Disable |
100 |
25 |
PLL2 |
LVDS |
100 |
25 |
PLL2 |
LVCMOS |
25 |
100 |
PLL2 |
LVCMOS |
15 |
25 |
100 |
PLL2 |
HCSL |
1 |
n/a |
n/a |
Disable |
25 |
100 |
PLL2 |
LVCMOS |
100 |
25 |
PLL2 |
LVCMOS |
16 |
6 |
100 |
PLL1 |
HCSL |
12 |
50 |
PLL1 |
LVCMOS |
24 |
25 |
PLL1 |
LVCMOS |
50 |
12 |
PLL1 |
LVCMOS |
17 |
4 |
155.52 |
PLL1 |
LVDS |
4 |
155.52 |
PLL1 |
LVDS |
8 |
77.76 |
PLL1 |
LVDS |
8 |
77.76 |
PLL1 |
LVDS |
18 |
20 |
125 |
PLL1 |
LVCMOS |
25 |
100 |
PLL2 |
LVCMOS |
100 |
25 |
PLL2 |
LVCMOS |
30 |
83.3333 |
PLL1 |
LVCMOS |
19 |
48 |
25 |
PLL1 |
LVPECL |
12 |
100 |
PLL1 |
LVPECL |
1 |
n/a |
n/a |
Disable |
18 |
66.6666 |
PLL1 |
LVCMOS |
20 |
1 |
n/a |
n/a |
Disable |
48 |
25 |
PLL1 |
LVCMOS |
1 |
n/a |
n/a |
Disable |
18 |
66.6666 |
PLL1 |
LVCMOS |
21 |
25 |
100 |
PLL2 |
LVDS |
1 |
n/a |
n/a |
Disable |
1 |
n/a |
n/a |
Disable |
100 |
25 |
PLL2 |
LVCMOS |
22 |
25 |
100 |
PLL2 |
LVPECL |
1 |
n/a |
n/a |
Disable |
1 |
n/a |
n/a |
Disable |
100 |
25 |
PLL2 |
LVCMOS |
23 |
48 |
25 |
PLL1 |
LVDS |
48 |
25 |
PLL1 |
LVDS |
18 |
66.6666 |
PLL1 |
LVCMOS |
9 |
133.3333 |
PLL1 |
LVDS |
24 |
25 |
100 |
PLL2 |
LVDS |
25 |
100 |
PLL2 |
LVCMOS |
100 |
25 |
PLL2 |
LVDS |
100 |
25 |
PLL2 |
LVCMOS |
25 |
12 |
100 |
PLL1 |
HCSL |
1 |
n/a |
n/a |
Disable |
18 |
66.6666 |
PLL1 |
LVCMOS |
48 |
25 |
PLL1 |
LVCMOS |
26 |
9 |
133.3333 |
PLL1 |
LVDS |
48 |
25 |
PLL1 |
LVDS |
48 |
25 |
PLL1 |
LVCMOS |
18 |
66.6666 |
PLL1 |
LVCMOS |
27 |
50 |
50 |
PLL2 |
LVPECL |
20 |
125 |
PLL1 |
LVPECL |
25 |
100 |
PLL2 |
LVCMOS |
100 |
25 |
PLL2 |
LVCMOS |
28 |
16 |
156.25 |
PLL1 |
LVPECL |
16 |
156.25 |
PLL1 |
LVPECL |
16 |
156.25 |
PLL1 |
LVPECL |
100 |
25 |
PLL1 |
LVCMOS |
29 |
100 |
25 |
PLL1 |
LVCMOS |
100 |
25 |
PLL1 |
LVCMOS |
16 |
156.25 |
PLL1 |
LVPECL |
100 |
25 |
PLL1 |
LVCMOS |
30 |
9 |
133.33 |
PLL1 |
LVDS |
12 |
100 |
PLL1 |
HCSL |
12 |
100 |
PLL1 |
HCSL |
48 |
25 |
PLL1 |
LVCMOS |
31 |
25 |
100 |
PLL2 |
HCSL |
25 |
100 |
PLL2 |
HCSL |
100 |
25 |
PLL2 |
LVDS |
100 |
25 |
PLL2 |
HCSL |
32 |
25 |
100 |
PLL2 |
HCSL |
100 |
25 |
PLL2 |
LVDS |
50 |
50 |
PLL2 |
LVCMOS |
75 |
33.3333 |
PLL2 |
LVCMOS |
33 |
4 |
156.25 |
PLL2 |
LVDS |
1 |
n/a |
n/a |
Disable |
6 |
100 |
PLL1 |
LVDS |
50 |
12 |
PLL1 |
LVCMOS |
34 |
16 |
156.25 |
PLL1 |
LVDS |
1 |
n/a |
n/a |
Disable |
100 |
25 |
PLL2 |
LVCMOS |
100 |
25 |
PLL2 |
LVCMOS |
35 |
1 |
n/a |
n/a |
Disable |
1 |
n/a |
n/a |
Disable |
100 |
25 |
PLL2 |
LVCMOS |
100 |
25 |
PLL2 |
LVCMOS |
36 |
1 |
n/a |
n/a |
Disable |
1 |
n/a |
n/a |
Disable |
100 |
25 |
PLL2 |
LVCMOS |
100 |
25 |
PLL2 |
LVCMOS |
37 |
1 |
n/a |
n/a |
Disable |
1 |
n/a |
n/a |
Disable |
100 |
25 |
PLL2 |
LVCMOS |
100 |
25 |
PLL2 |
LVCMOS |
38 |
100 |
25 |
PLL1 |
LVCMOS |
100 |
25 |
PLL1 |
LVCMOS |
100 |
25 |
PLL1 |
LVCMOS |
100 |
25 |
PLL1 |
LVCMOS |
39 |
8 |
156.25 |
PLL2 |
LVPECL |
10 |
125 |
PLL2 |
LVPECL |
9 |
133.3333 |
PLL1 |
LVDS |
50 |
24 |
PLL1 |
LVCMOS |
40 |
8 |
156.25 |
PLL1 |
LVPECL |
10 |
125 |
PLL1 |
LVPECL |
9 |
133.3333 |
PLL2 |
LVDS |
50 |
24 |
PLL2 |
LVCMOS |
41 |
16 |
156.25 |
PLL1 |
LVPECL |
8 |
312.5 |
PLL1 |
LVPECL |
20 |
125 |
PLL1 |
LVPECL |
25 |
100 |
PLL2 |
LVCMOS |
42 |
16 |
156.25 |
PLL1 |
LVPECL |
8 |
312.5 |
PLL1 |
LVPECL |
20 |
125 |
PLL1 |
LVPECL |
25 |
100 |
PLL2 |
LVCMOS |
43 |
8 |
312.5 |
PLL1 |
LVPECL |
25 |
100 |
PLL2 |
LVCMOS |
50 |
50 |
PLL2 |
LVCMOS |
100 |
25 |
PLL2 |
LVCMOS |
44 |
8 |
312.5 |
PLL1 |
LVPECL |
25 |
100 |
PLL2 |
LVCMOS |
50 |
50 |
PLL2 |
LVCMOS |
100 |
25 |
PLL2 |
LVCMOS |
45 |
25 |
100 |
PLL1 |
LVPECL |
33 |
27 |
PLL2 |
LVCMOS |
100 |
25 |
PLL1 |
LVCMOS |
100 |
25 |
PLL1 |
LVCMOS |
46 |
16 |
38.88 |
PLL1 |
LVCMOS |
16 |
38.88 |
PLL1 |
LVCMOS |
12 |
74.25 |
PLL2 |
LVCMOS |
33 |
27 |
PLL2 |
LVCMOS |
47 |
20 |
125 |
PLL1 |
HCSL |
25 |
100 |
PLL2 |
HCSL |
1 |
n/a |
n/a |
Disable |
100 |
25 |
PLL2 |
LVCMOS |
48 |
20 |
125 |
PLL1 |
LVPECL |
16 |
156.25 |
PLL1 |
LVPECL |
25 |
100 |
PLL1 |
LVPECL |
8 |
77.76 |
PLL2 |
LVDS |
49 |
25 |
100 |
PLL1 |
LVPECL |
25 |
100 |
PLL1 |
LVPECL |
16 |
156.25 |
PLL1 |
LVPECL |
100 |
25 |
PLL1 |
LVCMOS |
50 |
25 |
100 |
PLL2 |
LVPECL |
25 |
100 |
PLL2 |
LVPECL |
25 |
100 |
PLL2 |
LVPECL |
100 |
25 |
PLL2 |
LVCMOS |
51 |
1 |
n/a |
n/a |
Disable |
25 |
25 |
PLL1 |
LVCMOS |
1 |
n/a |
n/a |
Disable |
10 |
103 |
PLL2 |
LVCMOS |
52 |
4 |
309 |
PLL2 |
LVPECL |
1 |
n/a |
n/a |
Disable |
25 |
25 |
PLL1 |
LVCMOS |
12 |
103 |
PLL2 |
LVCMOS |
53 |
15 |
66.6666 |
PLL1 |
LVCMOS |
1 |
n/a |
n/a |
Disable |
1 |
n/a |
n/a |
Disable |
15 |
40.96 |
PLL2 |
LVCMOS |
54 |
16 |
156.25 |
PLL1 |
LVPECL |
20 |
125 |
PLL1 |
LVPECL |
25 |
100 |
PLL1 |
LVPECL |
100 |
25 |
PLL1 |
LVCMOS |
55 |
25 |
25 |
PLL1 |
LVCMOS |
25 |
25 |
PLL1 |
LVCMOS |
25 |
25 |
PLL1 |
LVCMOS |
25 |
25 |
PLL1 |
LVCMOS |
56 |
12 |
100 |
PLL1 |
LVPECL |
48 |
25 |
PLL1 |
LVPECL |
1 |
n/a |
n/a |
Disable |
18 |
66.6666 |
PLL1 |
LVCMOS |
57 |
12 |
100 |
PLL1 |
CML |
48 |
25 |
PLL1 |
LVPECL |
24 |
50 |
PLL1 |
LVPECL |
18 |
66.6666 |
PLL1 |
LVCMOS |
58 |
25 |
100 |
PLL2 |
LVPECL |
100 |
25 |
PLL2 |
LVPECL |
100 |
25 |
PLL2 |
LVPECL |
25 |
100 |
PLL2 |
LVCMOS |
59 |
25 |
100 |
PLL2 |
LVPECL |
100 |
25 |
PLL2 |
LVPECL |
100 |
25 |
PLL2 |
LVCMOS |
25 |
100 |
PLL2 |
LVCMOS |
60 |
25 |
100 |
PLL2 |
LVPECL |
100 |
25 |
PLL2 |
LVPECL |
100 |
25 |
PLL2 |
LVPECL |
25 |
100 |
PLL2 |
LVPECL |
61 |
16 |
156.25 |
PLL1 |
LVPECL |
16 |
156.25 |
PLL1 |
LVPECL |
16 |
156.25 |
PLL1 |
LVPECL |
16 |
156.25 |
PLL1 |
LVPECL |
62 |
16 |
156.25 |
PLL1 |
LVPECL |
100 |
25 |
PLL2 |
LVPECL |
100 |
25 |
PLL2 |
LVCMOS |
25 |
100 |
PLL2 |
LVCMOS |
63 |
16 |
156.25 |
PLL1 |
LVPECL |
16 |
156.25 |
PLL1 |
LVPECL |
20 |
125 |
PLL1 |
LVDS |
25 |
100 |
PLL1 |
HCSL |