SNAS668E August 2015 – September 2024 LMK03328
PRODUCTION DATA
The POR_CTRL register is described in the following table.
Bit # | Field | Type | Reset | EEPROM | Description |
---|---|---|---|---|---|
[7] | RESERVED | - | - | N | Reserved. |
[6] | PLL2_POR_SLOW | PLL2 POR Slow bit. Board parasitics can impact the startup of the device. If there are any irregularities during the POR, set the PLL1_POR_SLOW and PLL2_POR_SLOW bits to 1 to slow the internal POR ramp for improved POR reliability. When setting PLLx_POR_SLOW to 1, also set PLL1_LOOPBW and PLL2_LOOPBW to 1 for the PLL to lock properly. Setting PLLx_POR_SLOW bit and PLLX_LOOPBW bit adds a 60ms (+/-20%) delay between the ramp of the power supply pins and completion of the POR sequence. | |||
[5:3] | RESERVED | - | - | N | Reserved. |
[2] | PLL1_POR_SLOW | RW | 0 | Y | PLL1 POR Slow bit. Board parasitics can impact the startup of the device. If there are any irregularities during the POR, set the PLL1_POR_SLOW and PLL2_POR_SLOW bits to 1 to slow the internal POR ramp for improved POR reliability. When setting PLLx_POR_SLOW to 1, also set PLL1_LOOPBW and PLL2_LOOPBW to 1 for the PLL to lock properly. Setting PLLx_POR_SLOW bit and PLLX_LOOPBW bit adds a 60ms (+/-20%) delay between the ramp of the power supply pins and completion of the POR sequence. |
[1:0] | RESERVED | - | - | N | Reserved. |