SNAS668E August 2015 – September 2024 LMK03328
PRODUCTION DATA
The DEV_CTL register holds the control functions described in the following table.
Bit # | Field | Type | Reset | EEPROM | Description | |
---|---|---|---|---|---|---|
[7] | RESETN_SW | RW | 1 | N | Software Reset ALL functions (active low). Writing a 0 causes the device to recalibrate the VCO. The device registers remain unchanged when writing a 0 to this bit. | |
[6] | SYNCN_SW | RW | 1 | N | Software SYNC Assertion (active low). Writing a 0 to this bit is equivalent to asserting the GPIO0 pin. | |
[5] | RESERVED | - | - | N | Reserved. | |
[4] | SYNC_AUTO | RW | 1 | Y | Automatic Synchronization at start-up. When SYNC_AUTO is 1 at device start-up a synchronization sequence is initiated automatically after PLL lock has been achieved. | |
[3] | SYNC_MUTE | RW | 1 | Y | Synchronization Mute Control. The SYNC_MUTE field determines whether or not the output drivers are muted during a Synchronization event. | |
SYNC_MUTE | SYNC Mute Behavior | |||||
0 | Do not mute any outputs during SYNC | |||||
1 | Mute all outputs during SYNC | |||||
[2] | AONAFTERLOCK | RW | 0 | Y | Always On Clock behavior after Lock. If AONAFTERLOCK is 0 then the system clock is switched from the Always On Clock to the VCO Clock after lock and the Always On Clock oscillator is disabled. If AONAFTERLOCK is 1 then the Always on Clock remains as the digital system clock regardless of the PLL Lock state. | |
[1] | PLLSTRTMODE | RW | 0 | Y | PLL Start-up Mode. If PLLSTRTMODE is 1 then the calibration sequence for both PLLs is run independently. This means PLL1 and PLL2 are calibrated in parallel at start-up. Additionally if PLL2 is subject to a Software Reset or Power down cycle then PLL2 re-calibration restarts regardless of the state of PLL1. If PLLSTRTMODE is 0 then PLL2 is only calibrated after PLL1 has achieved lock or PLL1 is powered down. | |
[0] | AUTOSTRT | RW | 1 | Y | Auto start. If AUTOSTRT is set to 1 the device automatically attempts to achieve lock and enable outputs after a device reset. A device reset can be triggered by the power-on reset, RESETn pin or by writing to the RESETN_SW bit. If AUTOSTRT is 0 then the device halts after the configuration phase, a subsequent write to set the AUTOSTRT bit to 1 triggers the PLL Lock sequence. |