SNAS689A October 2017 – July 2019 LMK04228
PRODUCTION DATA.
These registers control the analog delay properties for the device clocks.
BIT | NAME | POR DEFAULT | DESCRIPTION | |
---|---|---|---|---|
7:3 | DCLKoutX_ALDY | 0 | Device clock analog delay value. Setting this value results in a 500 ps timing delay in additional to the delay of each 25 ps step. Effective range is 500 ps to 1075 ps. | |
Field Value | Delay Value | |||
0 (0x00) | 0 ps | |||
1 (0x01) | 25 ps | |||
2 (0x02) | 50 ps | |||
... | ... | |||
23 (0x17) | 575 ps | |||
2 | DCLKoutX_ADLY
_MUX |
0 | This register selects the input to the analog delay for the device clock. Used when DCLKoutX_MUX = 3.
0: Divided without duty cycle correction or half step. (1) 1: Divided with duty cycle correction and half step. |
|
1:0 | DCLKoutX_MUX | 0 | This selects the input to the device clock buffer. | |
Field Value | Mux Output | |||
0 (0x0) | Divider only (1) | |||
1 (0x1) | Divider with Duty Cycle Correction
and Half Step |
|||
2 (0x2) | Reserved | |||
3 (0x3) | Analog Delay + Divider |