SNAS689A October 2017 – July 2019 LMK04228
PRODUCTION DATA.
This register controls the digital delay high and low count values for the device clock outputs.
BIT | NAME | POR DEFAULT | DESCRIPTION | |
---|---|---|---|---|
7:4 | DCLKoutX
_DDLY_CNTH |
5 | Number of clock cycles the output will be high when digital delay is engaged. | |
Field Value | Delay Values | |||
0 (0x00) | 16 | |||
1 (0x01) | Reserved | |||
2 (0x02) | 2 | |||
... | ... | |||
15 (0x0F) | 15 | |||
3:0 | DCLKoutX
_DDLY_CNTL |
5 | Number of clock cycles the output will be low when digital delay is engaged. | |
Field Value | Delay Values | |||
0 (0x00) | 16 | |||
1 (0x01) | Reserved | |||
2 (0x02) | 2 | |||
... | ... | |||
15 (0x0F) | 15 |