10.2.1 Design Requirements
Clocks outputs:
- 1× 245.76-MHz clock for JESD204B ADC, LVPECL.
- This clock requires the best performance in this example.
- 2× 983.04-MHz clock for JESD204B DAC, LVPECL.
- 1× 122.88-MHz clock for JESD204B FPGA block, LVDS
- 3× 10.24-MHz SYSREF for ADC (LVPECL), DAC (LVPECL), FPGA (LVDS).
- 2× 122.88-MHz clock for FPGA, LVDS
For best performance, the highest possible phase detector frequency is used at PLL2. As such, a 122.88-MHz VCXO is used.