SNAS689A October 2017 – July 2019 LMK04228
PRODUCTION DATA.
Assuming the device already has the following initial configurations, and the application should delay DCLKout2 by one VCO cycle compared to DCLKout0.
The following steps should be followed
Table 4 shows the recommended DCLKoutX_DDLY_CNTH and DCLKoutX_DDLY_CNTL alternate divide setting for delay by one VCO cycle. The clock will output high during the DCLKoutX_DDLY_CNTH time to permit a continuous output clock. The clock output will be low during the DCLKoutX_DDLY_CNTL time.
CLOCK DIVIDER | _CNTH | _CNTL | CLOCK DIVIDER | _CNTH | _CNTL | |
---|---|---|---|---|---|---|
2 | 2 | 3 | 17 | 9 | 9 | |
3 | 3 | 4 | 18 | 9 | 10 | |
4 | 2 | 3 | 19 | 10 | 10 | |
5 | 3 | 3 | 20 | 10 | 11 | |
6 | 3 | 4 | 21 | 11 | 11 | |
7 | 4 | 4 | 22 | 11 | 12 | |
8 | 4 | 5 | 23 | 12 | 12 | |
9 | 5 | 5 | 24 | 12 | 13 | |
10 | 5 | 6 | 25 | 13 | 13 | |
11 | 6 | 6 | 26 | 13 | 14 | |
12 | 6 | 7 | 27 | 14 | 14 | |
13 | 7 | 7 | 28 | 14 | 15 | |
14 | 7 | 8 | 29 | 15 | 15 | |
15 | 8 | 8 | 30 | 15 | 16(1) | |
16 | 8 | 9 | 31 | 16(1) | 16(1) |