SNAS689A October 2017 – July 2019 LMK04228
PRODUCTION DATA.
This register contains powerdown controls for OSCin and SYSREF functions.
BIT | NAME | POR DEFAULT | DESCRIPTION | |
---|---|---|---|---|
7 | PLL1_PD | 0 | Powerdown PLL1
0: Normal operation 1: Powerdown |
|
6 | VCO_LDO_PD | 0 | Powerdown VCO_LDO
0: Normal operation 1: Powerdown |
|
5 | VCO_PD | 0 | Powerdown VCO
0: Normal operation 1: Powerdown |
|
4 | OSCin_PD | 0 | Powerdown the OSCin port.
0: Normal operation 1: Powerdown |
|
3 | SYSREF_GBL_PD | 0 | Powerdown individual SYSREF outputs depending on the setting of SDCLKoutY_DIS_MODE for each SYSREF output. SYSREF_GBL_PD allows many SYSREF outputs to be controlled through a single bit.
0: Normal operation 1: Activate Powerdown Mode |
|
2 | SYSREF_PD | 1 | Powerdown the SYSREF circuitry and divider. If powered down, SYSREF output mode cannot be used. SYNC cannot be provided either.
0: SYSREF can be used as programmed by individual SYSREF output registers. 1: Powerdown |
|
1 | SYSREF_DDLY_PD | 1 | Powerdown the SYSREF digital delay circuitry.
0: Normal operation, SYSREF digital delay may be used. Must be powered up during SYNC for deterministic phase relationship with other clocks. 1: Powerdown |
|
0 | SYSREF_PLSR_PD | 1 | Powerdown the SYSREF pulse generator.
0: Normal operation 1: Powerdown |