SNAS689A October 2017 – July 2019 LMK04228
PRODUCTION DATA.
The LMK04228 has up to three reference clock inputs for PLL1 (CLKin0, CLKin1, and CLKin2). The active clock is chosen based on CLKin_SEL_MODE. Automatic or manual switching can occur between the inputs.
CLKin0, CLKin1, and CLKin2 each have their own PLL1 R dividers.
CLKin2 is shared for use as OSCout. To use as CLKin2, OSCout must be powered down. See VCO_MUX, OSCout_FMT for more details.
Fast manual switching between reference clocks is possible with a external pins CLKin_SEL0 and CLKin_SEL1.