SNAS841 October 2023 LMK04714-Q1
PRODUCTION DATA
Table 8-20 lists all CLKoutX_Y groups and their respective registers with a brief description.
Register Name | CLKout0 and CLKout1 | CLKout2 and CLKout3 | CLKout4 and CLKout5 | CLKout6 and CLKout7 | CLKout8 and CLKout9 | CLKout10 and CLKout11 | CLKout12 and CLKout13 | Description |
---|---|---|---|---|---|---|---|---|
DCLKX_Y_DIV | 0x102[1:0] and 0x100[7:0] | 0x10A[1:0] and 0x108[7:0] | 0x112[1:0] and 0x110[7:0] | 0x11A[1:0] and 0x118[7:0] | 0x122[1:0] and 0x120[7:0] | 0x12A[1:0] and 0x128[7:0] | 0x132[1:0] and 0x130[7:0] | Divides VCO frequency to obtain desired output frequency |
DCLKX_Y_DDLY | 0x102[2:3] and 0x101[7:0] | 0x10A[2:3] and 0x109[7:0] | 0x112[2:3] and 0x111[1:0] | 0x11A[2:3] and 0x119[7:0] | 0x122[2:3] and 0x121[7:0] | 0x12A[2:3] and 0x129[7:0] | 0x132[2:3] and 0x131[7:0] | Delays the output clock by a number of VCO cycles |
CLKoutX_Y_PD | 0x102[7] | 0x10A[7] | 0x112[7] | 0x11A[7] | 0x122[7] | 0x12A[7] | 0x132[7] | Powers down CLKout group |
CLKoutX_Y_ODL | 0x102[6] | 0x10A[6] | 0x112[6] | 0x11A[6] | 0x122[6] | 0x12A[6] | 0x132[6] | Sets output drive levels |
CLKoutX_Y_IDL | 0x102[5] | 0x10A[5] | 0x112[5] | 0x11A[5] | 0x122[5] | 0x12A[5] | 0x132[5] | Sets input drive levels |
DCLKX_Y_DDLY_PD | 0x102[4] | 0x10A[4] | 0x112[4] | 0x11A[4] | 0x122[4] | 0x12A[4] | 0x132[4] | Powers down digital delay |
CLKoutX_SRC_MUX and CLKoutY_SRC_MUX | CLKout0: 0x103[5] and CLKout1: 0x104[5] | CLKout2: 0x10B[5] and CLKout3: 0x10C[5] | CLKout4: 0x113[5] and CLKout5: 0x114[5] | CLKout6: 0x11B[5] and CLKout7: 0x11C[5] | CLKout8: 0x123[5] and CLKout9: 0x124[5] | CLKout10: 0x12B[5] and CLKout11: 0x12C[5] | CLKout12: 0x133[5] and CLKout13: 0x134[5] | Selectes source |
DCLKX_Y_PD | 0x103[4] | 0x10B[4] | 0x113[4] | 0x11B[4] | 0x123[4] | 0x12B[4] | 0x133[4] | Powers down clock source |
DCLKX_Y_BYP | 0x103[3] | 0x10B[3] | 0x113[3] | 0x11B[3] | 0x123[3] | 0x12B[3] | 0x133[3] | Enables high perfomrnace bypass path |
DCLKX_Y_DCC | 0x103[2] | 0x10B[2] | 0x113[2] | 0x11B[2] | 0x123[2] | 0x12B[2] | 0x133[2] | Duty cycle correction for divider |
DCLKX_Y_POL | 0x103[1] | 0x10B[1] | 0x113[1] | 0x11B[1] | 0x123[1] | 0x12B[1] | 0x133[1] | Inverts polarity of device clock |
DCLKX_Y_HS | 0x103[0] | 0x10B[0] | 0x113[0] | 0x11B[0] | 0x123[0] | 0x12B[0] | 0x133[0] | Sets device clock half step |
SCLKX_Y_PD | 0x104[4] | 0x10C[4] | 0x114[4] | 0x11C[4] | 0x124[4] | 0x12C[4] | 0x134[4] | Powers down SYSREF |
SCKX_Y_DIS_MODE | 0x104[3:2] | 0x10C[3:2] | 0x114[3:2] | 0x11C[3:2] | 0x124[3:2] | 0x12C[3:2] | 0x134[3:2] | Sets disable mode when controlled by SYSREF |
SCLKX_Y_POL | 0x104[1] | 0x10C[1] | 0x114[1] | 0x11C[1] | 0x124[1] | 0x12C[1] | 0x134[1] | Inverts polarity of SYSREF clock |
SCLKX_Y_HS | 0x104[0] | 0x10C[0] | 0x114[0] | 0x11C[0] | 0x124[0] | 0x12C[0] | 0x134[0] | Sets SYSREF clock half step |
SCLKX_Y_ADLY_EN | 0x105[5] | 0x10D[5] | 0x115[5] | 0x11D[5] | 0x125[5] | 0x12D[5] | 0x135[5] | Enables analog delay |
SCLKX_Y_ADLY | 0x105[4:0] | 0x10D[4:0] | 0x115[4:0] | 0x11D[4:0] | 0x125[4:0] | 0x12D[4:0] | 0x135[4:0] | Sets analog delay for SYSREF clock |
SCLKX_Y_DDLY | 0x106[3:0] | 0x10E[3:0] | 0x116[3:0] | 0x11E[3:0] | 0x126[3:0] | 0x12E[3:0] | 0x136[3:0] | Sets digital delay for SYSREF clock |
CLKoutX_FMT and CLKoutY_FMT | CLKout0: 0x107[3:0] and CLKout1: 0x107[7:4] | CLKout2: 0x10F[3:0] and CLKout3: 0x10F[7:4] | CLKout4: 0x117[3:0] and CLKout5: 0x117[7:4] | CLKout6: 0x11F[3:0] and CLKout7: 0x11F[7:4] | CLKout8: 0x127[3:0] and CLKout9: 0x127[7:4] | CLKout10: 0x12F[3:0] and CLKout11: 0x12F[7:4] | CLKout12: 0x137[3:0] and CLKout13: 0x137[7:4] | Sets clock formats |