SNAS841 October 2023 LMK04714-Q1
PRODUCTION DATA
Figure 8-14 illustrates the use case of 0-delay single loop mode. This configuration differs from single loop mode in that the feedback for PLL2 is driven by a clock output instead of the VCO output directly.
Figure 8-14 lists the required programming to set up PLL2 single loop with 0-delay mode.
FIELD | REGISTER ADDRESS |
FUNCTION | VALUE | SELECTED VALUE |
---|---|---|---|---|
PLL1_PD | 0x140[7] | Powers down PLL1 | 1 | Powered down |
VCO_LDO_PD | 0x140[6] | Powers down VCO_LDO | 0 | Powered up |
VCO_PD | 0x140[5] | Powers down VCO | 0 | Powered up |
PLL2_PRE_PD | 0x173[6] | Powers down PLL2 prescaler | 0 | Powered up |
PLL2_PD | 0x173[5] | Powers down PLL2 | 0 | Powered up |
OSCin_PD | 0x140[4] | Powers down the OSCin port | 0 | Powered up |
PLL2_NCLK_MUX | 0x13F[5] | Selects the input to the PLL2 N divider | 1 | Feedback mux |
PLL2_RCLK_MUX | 0x13F[7] | Selects the source of PLL2's reference | 0 | OSCin |
FB_MUX_EN | 0x13F[0] | Enables the feedback mux | 1 | Enabled |
VCO_MUX | 0x138[6:5] | Selects the VCO 0, 1 or an external VCO | 0 or 1 | VCO0 or VCO1 |