SNAS838A October 2022 – November 2022 LMK04832-SEP
PRODUCTION DATA
BIT | NAME | POR DEFAULT | DESCRIPTION | |
---|---|---|---|---|
7 | CLKin_SEL_ AUTO_REVERT_EN | 0 | If the active clock is detected on a higher priority clock while the device is in auto clock switching mode, the clock input is immediately switched. Highest priority input is lowest numbered active clock input. | |
6 | CLKin_SEL_AUTO_EN | 0 | Enables pin control according to Figure 8-7. | |
5:4 | CLKin_SEL_MANUAL | 1 | Selects the clock input when in manual mode according to Figure 8-7. | |
Field Value | Definition | |||
0 (0x00) | CLKIN0 | |||
1 (0x01) | CLKIN1 | |||
2 (0x02) | CLKIN2 | |||
3 (0x03) | Holdover | |||
3:2 | CLKin1_DEMUX | 0 | Selects where the output of the CLKin1 buffer is directed. | |
Field Value | CLKin1 Destination | |||
0 (0x00) | FIN | |||
1 (0x01) | Feedback Mux (0-delay mode) | |||
2 (0x02) | PLL1 | |||
3 (0x03) | Off | |||
1:0 | CLKin0_DEMUX | 3 | Selects where the output of the CLKin0 buffer is directed. | |
Field Value | CLKin0 Destination | |||
0 (0x00) | SYSREF Mux | |||
1 (0x01) | Reserved | |||
2 (0x02) | PLL1 | |||
3 (0x03) | Off |