SNAS838A October 2022 – November 2022 LMK04832-SEP
PRODUCTION DATA
It is possible to use the CLKIN0 or SYNC pin to synchronize the PLL1 R divider. To do this, the device is set up for synchronization, the PLL1 R divider is armed for synchronization, and then the rising sync edge arrives from either the SYNC pin or CLKIN0. After the PLL1 R divider is armed, PLL1 is unlocked until the synchronization edge arrives and allows the divider to operate and the PLL to lock. The procedure to synchronize PLL1 R is as follows:
It is necessary to meet a setup and hold time when CLKIN0 or SYNC pin goes high to ensure deterministic reset of the PLL1 R divider.
The SYNC_POL bit has no effect on SYNC polarity for PLL1 R synchronization.