SNAS838A October 2022 – November 2022 LMK04832-SEP
PRODUCTION DATA
This register disables frequency calibration and sets the PLL2 N divider value. Programming register 0x168 starts a VCO calibration routine if PLL2_FCAL_DIS = 0.
MSB | — | LSB |
---|---|---|
0x166[1:0] / PLL2_N[17:16] | 0x167[7:0] / PLL2_N[15:8] | 0x168[7:0] / PLL2_N[7:0] |
REGISTER | BIT | NAME | POR DEFAULT | DESCRIPTION | |
---|---|---|---|---|---|
0x166 | 7:3 | NA | 0 | Reserved | |
0x166 | 2 | PLL2_FCAL_DIS | 0 | Setting this to 1 disables PLL2 frequency calibration on programming of register 0x168 | |
0x166 | 1:0 | PLL2_N[17:16] | 0 | Field Value | Divide Value |
0 (0x00) | Not Valid | ||||
0x167 | 7:0 | PLL2_N[15:8] | 0 | 1 (0x01) | 1 |
2 (0x02) | 2 | ||||
0x168 | 7:0 | PLL2_N[7:0] | 12 | ... | ... |
262,143 (0x3FFFF) | 262,143 |