SNAS838A October 2022 – November 2022 LMK04832-SEP
PRODUCTION DATA
The device clocks support digital delay for phase adjustment of the clock outputs.
The digital delay allows outputs to be delayed from 8 to 1023 VCO cycles. The delay step can be as small as half the period of the clock distribution path. For example, a 3.2-GHz VCO frequency results in 156.25-ps steps.
The digital delay value takes effect on the clock output phase after a SYNC event.