SNAS698C May 2020 – November 2022 LMK04832-SP
PRODUCTION DATA
For PLL2 DLD read back to be valid, either PLL2 DLD or PLL1 + PLL2 DLD signal must be output from the status pins, or PLL2_DLD_EN bit must be set = 1.
BIT | NAME | POR DEFAULT | DESCRIPTION |
---|---|---|---|
7:4 | N/A | 0 | Reserved |
3 | RB_PLL1_LD_LOST | 0 | This is set when PLL1 DLD edge falls. Does not set if cleared while PLL1 DLD is low. |
2 | RB_PLL1_LD | 0 | Read back 0: PLL1 DLD is low. Read back 1: PLL1 DLD is high. |
1 | RB_PLL2_LD_LOST | 0 | This is set when PLL2 DLD edge falls. Does not set if cleared while PLL2 DLD is low. |
0 | RB_PLL2_LD | 0 | PLL1_LD_MUX or PLL2_LD_MUX must select setting 2 (PLL2 DLD) for valid reading of this bit. Read back 0: PLL2 DLD is low. Read back 1: PLL2 DLD is high. |