SNAS859 March 2024 LMK05318B-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The DPLL supports hitless switching through TI's proprietary phase cancellation scheme. When hitless switching is enabled, the DPLL prevents a phase transient (phase hit) from propagating to the outputs when the two switched inputs have a fixed phase offset and are frequency-locked. The inputs are frequency-locked when the inputs have same exact frequency (0ppm offset), or have frequencies that are integer-related and can each be divided to a common frequency by integers. When hitless switching is disabled, a phase hit equal to the phase offset between the two inputs propagates to the output at a rate determined by the DPLL fastlock bandwidth. The hitless switching specifications (tHITLESS and fHITLESS) are valid for reference inputs with no wander. In the case where two inputs are switched but are not frequency-locked, the output smoothly transitions to the new frequency with reduced transient.